OpenCores
URL https://opencores.org/ocsvn/simple_fm_receiver/simple_fm_receiver/trunk

Subversion Repositories simple_fm_receiver

[/] [simple_fm_receiver/] [trunk/] [source/] [adder_09bit.vhdl] - Blame information for rev 35

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 22 arif_endro
-- $Id: adder_09bit.vhdl,v 1.4 2008-06-26 06:12:29 arif_endro Exp $
2 2 arif_endro
-------------------------------------------------------------------------------
3
-- Title       : Adder 09 bit
4
-- Project     : FM Receiver 
5
-------------------------------------------------------------------------------
6
-- File        : adder_09bit.vhdl
7
-- Author      : "Arif E. Nugroho" <arif_endro@yahoo.com>
8
-- Created     : 2004/12/23
9
-- Last update : 
10 13 arif_endro
-- Simulators  : 
11 2 arif_endro
-- Synthesizers: 
12
-- Target      : 
13
-------------------------------------------------------------------------------
14
-- Description : Ripple carry adder 09 bit with output 10 bit
15
-------------------------------------------------------------------------------
16 13 arif_endro
-- Copyright (C) 2004 Arif E. Nugroho
17 2 arif_endro
-- This VHDL design file is an open design; you can redistribute it and/or
18
-- modify it and/or implement it after contacting the author
19
-------------------------------------------------------------------------------
20 13 arif_endro
-------------------------------------------------------------------------------
21
-- 
22
--      THIS SOURCE FILE MAY BE USED AND DISTRIBUTED WITHOUT RESTRICTION
23
-- PROVIDED THAT THIS COPYRIGHT STATEMENT IS NOT REMOVED FROM THE FILE AND THAT
24
-- ANY DERIVATIVE WORK CONTAINS THE ORIGINAL COPYRIGHT NOTICE AND THE
25
-- ASSOCIATED DISCLAIMER.
26
-- 
27
-------------------------------------------------------------------------------
28
-- 
29
--      THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
30
-- IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
31
-- MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO
32
-- EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33
-- SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
34
-- PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
35
-- OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
36
-- WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
37
-- OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
38
-- ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39
-- 
40
-------------------------------------------------------------------------------
41 2 arif_endro
 
42
library IEEE;
43
use IEEE.STD_LOGIC_1164.ALL;
44
 
45
entity adder_09bit is
46
   port (
47
      addend_09bit  : in  bit_vector (08 downto 0);
48
      augend_09bit  : in  bit_vector (08 downto 0);
49
      adder09_output: out bit_vector (09 downto 0)
50
      );
51
end adder_09bit;
52
 
53
architecture structural of adder_09bit is
54
 
55
   component fulladder
56
      port (
57
      addend        : in   bit;
58
      augend        : in   bit;
59
      carry_in      : in   bit;
60
      sum           : out  bit;
61
      carry         : out  bit
62
      );
63
   end component;
64
 
65
signal c00 : bit;
66
signal c01 : bit;
67
signal c02 : bit;
68
signal c03 : bit;
69
signal c04 : bit;
70
signal c05 : bit;
71
signal c06 : bit;
72
signal c07 : bit;
73
signal c08 : bit;
74
signal c09 : bit;
75
signal over09 : bit;
76 22 arif_endro
signal adder09_output_int : bit_vector (08 downto 0);
77
signal ov  : bit ;
78 2 arif_endro
 
79
begin
80
 
81
c00                     <= '0';
82
over09                  <= (addend_09bit (08) xor augend_09bit (08));
83 22 arif_endro
ov                      <= ((adder09_output_int (08) and over09) or
84 2 arif_endro
                           (c09 and (not (over09))));
85 22 arif_endro
adder09_output(08 downto 00) <= adder09_output_int;
86
adder09_output(09)           <= ov;
87 2 arif_endro
 
88
fa08 : fulladder
89
   port map (
90
      addend     => addend_09bit(08),
91
      augend     => augend_09bit(08),
92
      carry_in   => c08,
93
      sum        => adder09_output_int(08),
94
      carry      => c09
95
      );
96
 
97
fa07 : fulladder
98
   port map (
99
      addend     => addend_09bit(07),
100
      augend     => augend_09bit(07),
101
      carry_in   => c07,
102
      sum        => adder09_output_int(07),
103
      carry      => c08
104
      );
105
 
106
fa06 : fulladder
107
   port map (
108
      addend     => addend_09bit(06),
109
      augend     => augend_09bit(06),
110
      carry_in   => c06,
111
      sum        => adder09_output_int(06),
112
      carry      => c07
113
      );
114
 
115
fa05 : fulladder
116
   port map (
117
      addend     => addend_09bit(05),
118
      augend     => augend_09bit(05),
119
      carry_in   => c05,
120
      sum        => adder09_output_int(05),
121
      carry      => c06
122
      );
123
 
124
fa04 : fulladder
125
   port map (
126
      addend     => addend_09bit(04),
127
      augend     => augend_09bit(04),
128
      carry_in   => c04,
129
      sum        => adder09_output_int(04),
130
      carry      => c05
131
      );
132
 
133
fa03 : fulladder
134
   port map (
135
      addend     => addend_09bit(03),
136
      augend     => augend_09bit(03),
137
      carry_in   => c03,
138
      sum        => adder09_output_int(03),
139
      carry      => c04
140
      );
141
 
142
fa02 : fulladder
143
   port map (
144
      addend     => addend_09bit(02),
145
      augend     => augend_09bit(02),
146
      carry_in   => c02,
147
      sum        => adder09_output_int(02),
148
      carry      => c03
149
      );
150
 
151
fa01 : fulladder
152
   port map (
153
      addend     => addend_09bit(01),
154
      augend     => augend_09bit(01),
155
      carry_in   => c01,
156
      sum        => adder09_output_int(01),
157
      carry      => c02
158
      );
159
 
160
fa00 : fulladder
161
   port map (
162
      addend     => addend_09bit(00),
163
      augend     => augend_09bit(00),
164
      carry_in   => c00,
165
      sum        => adder09_output_int(00),
166
      carry      => c01
167
      );
168
 
169
end structural;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.