OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [Mos6502/] [ip/] [cpu/] [sim/] [testbenches/] [xml/] [cpu_def_lint.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
Mos6502
39
cpu
40
def_lint
41
 
42
 
43
 
44 133 jt_eaton
45 131 jt_eaton
 
46 133 jt_eaton
47
  elab_verilog
48
  102.1
49
  none
50
  :*Simulation:*
51
>
52
  ./tools/verilog/elab_verilog
53
    
54
    
55
      configuration
56
      default
57
    
58
    
59
      dest_dir
60
      io_ports
61
    
62
  
63
64 131 jt_eaton
 
65 133 jt_eaton
66
  gen_design
67
  102.1
68
  none
69
  :*Simulation:*
70
>
71
  ./tools/verilog/gen_design
72
    
73
    
74
      dest_dir
75
      io_ports
76
    
77
  
78
79
 
80
81
 
82
 
83 131 jt_eaton
 
84
85
 
86
 
87
 
88
       
89
 
90
              
91
              Dut
92
              
93
              
94
                                   spirit:library="Mos6502"
95
                                   spirit:name="cpu"
96
                                   spirit:version="def_dut.params"/>
97
              
98
              
99
 
100
 
101
              
102
              lint
103
              :*Lint:*
104
              Verilog
105
              fs-lint
106
              
107
 
108
              
109
              rtl_check
110
              
111
              
112
                                   spirit:library="Testbench"
113
                                   spirit:name="toolflow"
114
                                   spirit:version="rtl_check"/>
115
              
116
              
117
 
118
      
119
 
120
 
121
 
122
 
123
 
124
125
 
126
 
127
 
128
 
129
 
130
 
131
 
132
 
133
 
134
  
135
 
136
 
137
 
138
 
139
 
140
    
141
      fs-lint
142
 
143
      
144
        
145
        ../verilog/lint/cpu_def_lint
146
        verilogSource
147
        module
148
      
149
 
150
 
151
    
152
 
153
 
154
 
155
 
156
 
157
 
158
  
159
 
160
 
161
 
162
 
163
 
164
 
165
 
166
 
167
 
168

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.