OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu0.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu0  default
41
 
42
 
43
 
44
45
 
46
 
47
48
  gen_verilog
49
  104.0
50
  none
51
  :*Simulation:*
52
  ./tools/verilog/gen_verilog
53
    
54
 
55
 
56
    
57
      destination
58
      wb_cpu0
59
    
60
 
61
    
62
      dest_dir
63
      ../verilog
64
    
65
  
66
67
 
68
 
69
 
70
 
71
 
72
 
73
 
74
 
75
 
76
77
 
78
 
79
 
80
 
81
 
82
83
 
84
 
85
 
86
   
87
      fs-sim
88
 
89
      
90
        
91
        ../verilog/wb_cpu0_defines.v
92
        verilogSource
93
        include
94
      
95
 
96
      
97
        
98
        ../verilog/adbg_or1k_defines.v
99
        verilogSource
100
        include
101
      
102
 
103
      
104
        
105
        ../verilog/adbg_wb_defines.v
106
        verilogSource
107
        include
108
      
109
 
110
      
111
        
112
        ../verilog/adbg_top.v
113
        verilogSource
114
        module
115
      
116
 
117
      
118
        crc32
119
        ../verilog/adbg_crc32.v
120
        verilogSource
121
        module
122
      
123
 
124
 
125
      
126
        or1k_biu
127
        ../verilog/adbg_or1k_biu.v
128
        verilogSource
129
        module
130
      
131
 
132
 
133
      
134
        or1k_module
135
        ../verilog/adbg_or1k_module.v
136
        verilogSource
137
        module
138
      
139
 
140
 
141
      
142
        or1k_status_reg
143
        ../verilog/adbg_or1k_status_reg.v
144
        verilogSource
145
        module
146
      
147
 
148
 
149
      
150
        wb_biu
151
        ../verilog/adbg_wb_biu.v
152
        verilogSource
153
        module
154
      
155
 
156
      
157
        wb_module
158
        ../verilog/adbg_wb_module.v
159
        verilogSource
160
        module
161
      
162
 
163
 
164
      
165
        bytefifo
166
        ../verilog/adbg_bytefifo.v
167
        verilogSource
168
        module
169
      
170
 
171
      
172
        syncflop
173
        ../verilog/adbg_syncflop.v
174
        verilogSource
175
        module
176
      
177
 
178
      
179
        syncreg
180
        ../verilog/adbg_syncreg.v
181
        verilogSource
182
        module
183
      
184
 
185
 
186
 
187
   
188
 
189
 
190
  
191
 
192
 
193
 
194
 
195
 
196
197
       
198
 
199
 
200
              
201
              jtag
202
              
203
              
204
                                   spirit:library="adv_debug_sys"
205
                                   spirit:name="adv_dbg_if"
206
                                   spirit:version="jtag_i"/>
207
              
208
              
209
 
210
 
211
 
212
 
213
             
214
              cpu0
215
              
216
              
217
                                   spirit:library="adv_debug_sys"
218
                                   spirit:name="adv_dbg_if"
219
                                   spirit:version="cpu0_i"/>
220
              
221
              
222
 
223
 
224
              
225
              wb
226
              
227
              
228
                                   spirit:library="adv_debug_sys"
229
                                   spirit:name="adv_dbg_if"
230
                                   spirit:version="wb_i"/>
231
              
232
              
233
 
234
 
235
 
236
 
237
 
238
 
239
              
240
              verilog
241
              
242
              
243
                                   spirit:library="Testbench"
244
                                   spirit:name="toolflow"
245
                                   spirit:version="verilog"/>
246
              
247
              
248
 
249
 
250
 
251
 
252
 
253
 
254
              
255
              sim:*Simulation:*
256
              Verilog
257
              
258
                     
259
                            fs-sim
260
                     
261
              
262
 
263
 
264
              
265
              syn:*Synthesis:*
266
              Verilog
267
              
268
                     
269
                            fs-sim
270
                     
271
              
272
 
273
              
274
              doc
275
              
276
              
277
                                   spirit:library="Testbench"
278
                                   spirit:name="toolflow"
279
                                   spirit:version="documentation"/>
280
              
281
              :*Documentation:*
282
              Verilog
283
              
284
 
285
 
286
 
287
      
288
 
289
 
290
 
291
 
292
293
 
294
 
295
 
296
297
 
298
 
299
 
300
301
 
302
 
303
 
304
 
305
 
306
 
307
 
308
 
309
 
310
 
311
 
312
 
313

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.