OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu0_jfifo.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu0_jfifo  default
41
 
42
 
43
 
44
 
45
 
46
 
47
 
48
 
49
 
50
 
51
52
 
53
 
54 133 jt_eaton
 
55
 
56
 
57 131 jt_eaton
58
  gen_verilog
59
  104.0
60
  none
61
  :*Simulation:*
62
  ./tools/verilog/gen_verilog
63
    
64
    
65
      destination
66
      wb_cpu0_jfifo
67
    
68
  
69
70
 
71
 
72
 
73
 
74
 
75
 
76
 
77
 
78
 
79
80
 
81
 
82
 
83
 
84
 
85
86
 
87
 
88
 
89
   
90
      fs-sim
91
 
92
      
93
        
94
        ../verilog/wb_cpu0_jfifo_defines.v
95
        verilogSource
96
        include
97
      
98
 
99
      
100
        
101
        ../verilog/adbg_or1k_defines.v
102
        verilogSource
103
        include
104
      
105
 
106
      
107
        
108
        ../verilog/adbg_wb_defines.v
109
        verilogSource
110
        include
111
      
112
 
113
      
114
        
115
        ../verilog/adbg_wb_cpu0_jfifo.v
116
        verilogSource
117
        module
118
      
119
 
120
      
121
        crc32
122
        ../verilog/adbg_crc32.v
123
        verilogSource
124
        module
125
      
126
 
127
      
128
        jfifo_biu
129
        ../verilog/adbg_jfifo_biu.v
130
        verilogSource
131
        module
132
      
133
 
134
      
135
        jfifo_module
136
        ../verilog/adbg_jfifo_module.v
137
        verilogSource
138
        module
139
      
140
 
141
      
142
        or1k_biu
143
        ../verilog/adbg_or1k_biu.v
144
        verilogSource
145
        module
146
      
147
 
148
 
149
      
150
        or1k_module
151
        ../verilog/adbg_or1k_module.v
152
        verilogSource
153
        module
154
      
155
 
156
 
157
      
158
        or1k_status_reg
159
        ../verilog/adbg_or1k_status_reg.v
160
        verilogSource
161
        module
162
      
163
 
164
 
165
      
166
        wb_biu
167
        ../verilog/adbg_wb_biu.v
168
        verilogSource
169
        module
170
      
171
 
172
      
173
        wb_module
174
        ../verilog/adbg_wb_module.v
175
        verilogSource
176
        module
177
      
178
 
179
 
180
      
181
        bytefifo
182
        ../verilog/adbg_bytefifo.v
183
        verilogSource
184
        module
185
      
186
 
187
      
188
        syncflop
189
        ../verilog/adbg_syncflop.v
190
        verilogSource
191
        module
192
      
193
 
194
      
195
        syncreg
196
        ../verilog/adbg_syncreg.v
197
        verilogSource
198
        module
199
      
200
 
201
 
202
 
203
   
204
 
205
 
206
 
207
 
208
   
209
      fs-syn
210
 
211
 
212
      
213
        
214
        ../verilog/SYNTHESYS
215
        verilogSource
216
        include
217
      
218
 
219
 
220
      
221
        
222
        ../verilog/wb_cpu0_jfifo_defines.v
223
        verilogSource
224
        include
225
      
226
 
227
      
228
        
229
        ../verilog/adbg_or1k_defines.v
230
        verilogSource
231
        include
232
      
233
 
234
      
235
        
236
        ../verilog/adbg_wb_defines.v
237
        verilogSource
238
        include
239
      
240
 
241
      
242
        
243
        ../verilog/adbg_wb_cpu0_jfifo.v
244
        verilogSource
245
        module
246
      
247
 
248
      
249
        crc32
250
        ../verilog/adbg_crc32.v
251
        verilogSource
252
        module
253
      
254
 
255
      
256
        jfifo_biu
257
        ../verilog/adbg_jfifo_biu.v
258
        verilogSource
259
        module
260
      
261
 
262
      
263
        jfifo_module
264
        ../verilog/adbg_jfifo_module.v
265
        verilogSource
266
        module
267
      
268
 
269
      
270
        or1k_biu
271
        ../verilog/adbg_or1k_biu.v
272
        verilogSource
273
        module
274
      
275
 
276
 
277
      
278
        or1k_module
279
        ../verilog/adbg_or1k_module.v
280
        verilogSource
281
        module
282
      
283
 
284
 
285
      
286
        or1k_status_reg
287
        ../verilog/adbg_or1k_status_reg.v
288
        verilogSource
289
        module
290
      
291
 
292
 
293
      
294
        wb_biu
295
        ../verilog/adbg_wb_biu.v
296
        verilogSource
297
        module
298
      
299
 
300
      
301
        wb_module
302
        ../verilog/adbg_wb_module.v
303
        verilogSource
304
        module
305
      
306
 
307
 
308
      
309
        bytefifo
310
        ../verilog/adbg_bytefifo.v
311
        verilogSource
312
        module
313
      
314
 
315
      
316
        syncflop
317
        ../verilog/adbg_syncflop.v
318
        verilogSource
319
        module
320
      
321
 
322
      
323
        syncreg
324
        ../verilog/adbg_syncreg.v
325
        verilogSource
326
        module
327
      
328
 
329
 
330
 
331
   
332
 
333
 
334
  
335
 
336
 
337
 
338
 
339
 
340
341
       
342
 
343
 
344
              
345
              jtag
346
              
347
              
348
                                   spirit:library="adv_debug_sys"
349
                                   spirit:name="adv_dbg_if"
350
                                   spirit:version="jtag_i"/>
351
              
352
              
353
 
354
 
355
              
356
              cpu0
357
              
358
              
359
                                   spirit:library="adv_debug_sys"
360
                                   spirit:name="adv_dbg_if"
361
                                   spirit:version="cpu0_i"/>
362
              
363
              
364
 
365
 
366
              
367
              wb
368
              
369
              
370
                                   spirit:library="adv_debug_sys"
371
                                   spirit:name="adv_dbg_if"
372
                                   spirit:version="wb_i"/>
373
              
374
              
375
 
376
 
377
 
378
 
379
              
380
              jfifo
381
              
382
              
383
                                   spirit:library="adv_debug_sys"
384
                                   spirit:name="adv_dbg_if"
385
                                   spirit:version="jfifo_i"/>
386
              
387
              
388
 
389
 
390
 
391
 
392
 
393
 
394
 
395
              
396
              verilog
397
              
398
              
399
                                   spirit:library="Testbench"
400
                                   spirit:name="toolflow"
401
                                   spirit:version="verilog"/>
402
              
403
              
404
 
405
 
406
 
407
 
408
 
409
 
410
              
411
              sim:*Simulation:*
412
              Verilog
413
              
414
                     
415
                            fs-sim
416
                     
417
              
418
 
419
 
420
              
421
              syn:*Synthesis:*
422
              Verilog
423
              
424
                     
425
                            fs-syn
426
                     
427
              
428
 
429
              
430
              doc
431
              
432
              
433
                                   spirit:library="Testbench"
434
                                   spirit:name="toolflow"
435
                                   spirit:version="documentation"/>
436
              
437
              :*Documentation:*
438
              Verilog
439
              
440
 
441
 
442
 
443
      
444
 
445
 
446
 
447
 
448
449
 
450
 
451
int_o
452
wire
453
out
454
455
 
456
 
457
 
458
 
459
biu_wr_strobe
460
wire
461
out
462
463
 
464
 
465
 
466
 
467
468
jsp_data_out
469
reg
470
out70
471
472
 
473
 
474
 
475
476
 
477
 
478
 
479
480
 
481
 
482
 
483
 
484
 
485
 
486
 
487
 
488
 
489
 
490
 
491
 
492

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.