OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu0_jsp.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu0_jsp  default
41
 
42
 
43
 
44
 
45
 
46
 
47
 
48
 
49
 
50
 
51
52
 
53
 
54
55
  gen_verilog
56
  104.0
57
  none
58
  :*Simulation:*
59
  ./tools/verilog/gen_verilog
60
    
61
 
62
 
63
    
64
      destination
65
      wb_cpu0_jsp
66
    
67
 
68
    
69
      dest_dir
70
      ../verilog
71
    
72
  
73
74
 
75
 
76
 
77
 
78
 
79
 
80
 
81
 
82
 
83
84
 
85
 
86
 
87
 
88
 
89
90
 
91
 
92
 
93
   
94
      fs-sim
95
 
96
      
97
        
98
        ../verilog/wb_cpu0_jsp_defines.v
99
        verilogSource
100
        include
101
      
102
 
103
      
104
        
105
        ../verilog/adbg_or1k_defines.v
106
        verilogSource
107
        include
108
      
109
 
110
      
111
        
112
        ../verilog/adbg_wb_defines.v
113
        verilogSource
114
        include
115
      
116
 
117
      
118
        
119
        ../verilog/adbg_top.v
120
        verilogSource
121
        module
122
      
123
 
124
      
125
        crc32
126
        ../verilog/adbg_crc32.v
127
        verilogSource
128
        module
129
      
130
 
131
      
132
        jsp_biu
133
        ../verilog/adbg_jsp_biu.v
134
        verilogSource
135
        module
136
      
137
 
138
      
139
        jsp_module
140
        ../verilog/adbg_jsp_module.v
141
        verilogSource
142
        module
143
      
144
 
145
      
146
        or1k_biu
147
        ../verilog/adbg_or1k_biu.v
148
        verilogSource
149
        module
150
      
151
 
152
 
153
      
154
        or1k_module
155
        ../verilog/adbg_or1k_module.v
156
        verilogSource
157
        module
158
      
159
 
160
 
161
      
162
        or1k_status_reg
163
        ../verilog/adbg_or1k_status_reg.v
164
        verilogSource
165
        module
166
      
167
 
168
 
169
      
170
        wb_biu
171
        ../verilog/adbg_wb_biu.v
172
        verilogSource
173
        module
174
      
175
 
176
      
177
        wb_module
178
        ../verilog/adbg_wb_module.v
179
        verilogSource
180
        module
181
      
182
 
183
 
184
      
185
        bytefifo
186
        ../verilog/adbg_bytefifo.v
187
        verilogSource
188
        module
189
      
190
 
191
      
192
        syncflop
193
        ../verilog/adbg_syncflop.v
194
        verilogSource
195
        module
196
      
197
 
198
      
199
        syncreg
200
        ../verilog/adbg_syncreg.v
201
        verilogSource
202
        module
203
      
204
 
205
 
206
 
207
   
208
 
209
 
210
  
211
 
212
 
213
 
214
 
215
 
216
217
       
218
 
219
 
220
              
221
              jtag
222
              
223
              
224
                                   spirit:library="adv_debug_sys"
225
                                   spirit:name="adv_dbg_if"
226
                                   spirit:version="jtag_i"/>
227
              
228
              
229
 
230
 
231
              
232
              cpu0
233
              
234
              
235
                                   spirit:library="adv_debug_sys"
236
                                   spirit:name="adv_dbg_if"
237
                                   spirit:version="cpu0_i"/>
238
              
239
              
240
 
241
 
242
              
243
              wb
244
              
245
              
246
                                   spirit:library="adv_debug_sys"
247
                                   spirit:name="adv_dbg_if"
248
                                   spirit:version="wb_i"/>
249
              
250
              
251
 
252
 
253
 
254
 
255
              
256
              jsp
257
              
258
              
259
                                   spirit:library="adv_debug_sys"
260
                                   spirit:name="adv_dbg_if"
261
                                   spirit:version="jsp_i"/>
262
              
263
              
264
 
265
 
266
 
267
 
268
 
269
 
270
 
271
              
272
              verilog
273
              
274
              
275
                                   spirit:library="Testbench"
276
                                   spirit:name="toolflow"
277
                                   spirit:version="verilog"/>
278
              
279
              
280
 
281
 
282
 
283
 
284
 
285
 
286
              
287
              sim:*Simulation:*
288
              Verilog
289
              
290
                     
291
                            fs-sim
292
                     
293
              
294
 
295
 
296
              
297
              syn:*Synthesis:*
298
              Verilog
299
              
300
                     
301
                            fs-sim
302
                     
303
              
304
 
305
              
306
              doc
307
              
308
              
309
                                   spirit:library="Testbench"
310
                                   spirit:name="toolflow"
311
                                   spirit:version="documentation"/>
312
              
313
              :*Documentation:*
314
              Verilog
315
              
316
 
317
 
318
 
319
      
320
 
321
 
322
 
323
 
324
325
 
326
 
327
int_o
328
wire
329
out
330
331
 
332
 
333
 
334
 
335
biu_wr_strobe
336
wire
337
out
338
339
 
340
 
341
 
342
 
343
344
jsp_data_out
345
reg
346
out70
347
348
 
349
 
350
 
351
352
 
353
 
354
 
355
356
 
357
 
358
 
359
 
360
 
361
 
362
 
363
 
364
 
365
 
366
 
367
 
368

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.