OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu0_jsp.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu0_jsp  default
41
 
42
 
43
 
44
 
45
 
46
 
47
 
48
 
49
 
50
 
51
52
 
53
 
54 133 jt_eaton
 
55
 
56 131 jt_eaton
57
  gen_verilog
58
  104.0
59
  none
60
  :*Simulation:*
61
  ./tools/verilog/gen_verilog
62
    
63
    
64
      destination
65
      wb_cpu0_jsp
66
    
67
  
68
69
 
70
 
71
 
72
 
73
 
74
 
75
 
76
 
77
 
78
79
 
80
 
81
 
82
 
83
 
84
85
 
86
 
87
 
88
   
89
      fs-sim
90
 
91
      
92
        
93
        ../verilog/wb_cpu0_jsp_defines.v
94
        verilogSource
95
        include
96
      
97
 
98
      
99
        
100
        ../verilog/adbg_or1k_defines.v
101
        verilogSource
102
        include
103
      
104
 
105
      
106
        
107
        ../verilog/adbg_wb_defines.v
108
        verilogSource
109
        include
110
      
111
 
112
      
113
        
114
        ../verilog/adbg_top.v
115
        verilogSource
116
        module
117
      
118
 
119
      
120
        crc32
121
        ../verilog/adbg_crc32.v
122
        verilogSource
123
        module
124
      
125
 
126
      
127
        jsp_biu
128
        ../verilog/adbg_jsp_biu.v
129
        verilogSource
130
        module
131
      
132
 
133
      
134
        jsp_module
135
        ../verilog/adbg_jsp_module.v
136
        verilogSource
137
        module
138
      
139
 
140
      
141
        or1k_biu
142
        ../verilog/adbg_or1k_biu.v
143
        verilogSource
144
        module
145
      
146
 
147
 
148
      
149
        or1k_module
150
        ../verilog/adbg_or1k_module.v
151
        verilogSource
152
        module
153
      
154
 
155
 
156
      
157
        or1k_status_reg
158
        ../verilog/adbg_or1k_status_reg.v
159
        verilogSource
160
        module
161
      
162
 
163
 
164
      
165
        wb_biu
166
        ../verilog/adbg_wb_biu.v
167
        verilogSource
168
        module
169
      
170
 
171
      
172
        wb_module
173
        ../verilog/adbg_wb_module.v
174
        verilogSource
175
        module
176
      
177
 
178
 
179
      
180
        bytefifo
181
        ../verilog/adbg_bytefifo.v
182
        verilogSource
183
        module
184
      
185
 
186
      
187
        syncflop
188
        ../verilog/adbg_syncflop.v
189
        verilogSource
190
        module
191
      
192
 
193
      
194
        syncreg
195
        ../verilog/adbg_syncreg.v
196
        verilogSource
197
        module
198
      
199
 
200
 
201
 
202
   
203
 
204
 
205
  
206
 
207
 
208
 
209
 
210
 
211
212
       
213
 
214
 
215
              
216
              jtag
217
              
218
              
219
                                   spirit:library="adv_debug_sys"
220
                                   spirit:name="adv_dbg_if"
221
                                   spirit:version="jtag_i"/>
222
              
223
              
224
 
225
 
226
              
227
              cpu0
228
              
229
              
230
                                   spirit:library="adv_debug_sys"
231
                                   spirit:name="adv_dbg_if"
232
                                   spirit:version="cpu0_i"/>
233
              
234
              
235
 
236
 
237
              
238
              wb
239
              
240
              
241
                                   spirit:library="adv_debug_sys"
242
                                   spirit:name="adv_dbg_if"
243
                                   spirit:version="wb_i"/>
244
              
245
              
246
 
247
 
248
 
249
 
250
              
251
              jsp
252
              
253
              
254
                                   spirit:library="adv_debug_sys"
255
                                   spirit:name="adv_dbg_if"
256
                                   spirit:version="jsp_i"/>
257
              
258
              
259
 
260
 
261
 
262
 
263
 
264
 
265
 
266
              
267
              verilog
268
              
269
              
270
                                   spirit:library="Testbench"
271
                                   spirit:name="toolflow"
272
                                   spirit:version="verilog"/>
273
              
274
              
275
 
276
 
277
 
278
 
279
 
280
 
281
              
282
              sim:*Simulation:*
283
              Verilog
284
              
285
                     
286
                            fs-sim
287
                     
288
              
289
 
290
 
291
              
292
              syn:*Synthesis:*
293
              Verilog
294
              
295
                     
296
                            fs-sim
297
                     
298
              
299
 
300
              
301
              doc
302
              
303
              
304
                                   spirit:library="Testbench"
305
                                   spirit:name="toolflow"
306
                                   spirit:version="documentation"/>
307
              
308
              :*Documentation:*
309
              Verilog
310
              
311
 
312
 
313
 
314
      
315
 
316
 
317
 
318
 
319
320
 
321
 
322
int_o
323
wire
324
out
325
326
 
327
 
328
 
329
 
330
biu_wr_strobe
331
wire
332
out
333
334
 
335
 
336
 
337
 
338
339
jsp_data_out
340
reg
341
out70
342
343
 
344
 
345
 
346
347
 
348
 
349
 
350
351
 
352
 
353
 
354
 
355
 
356
 
357
 
358
 
359
 
360
 
361
 
362
 
363

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.