OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu2_jsp.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu2_jsp  default
41
 
42
 
43
 
44
 
45
 
46
 
47
 
48
 
49
50
 
51
 
52
53
  gen_verilog
54
  104.0
55
  none
56
  :*Simulation:*
57
  ./tools/verilog/gen_verilog
58
    
59
 
60
 
61
    
62
      destination
63
      wb_cpu2_jsp
64
    
65
 
66
    
67
      dest_dir
68
      ../verilog
69
    
70
  
71
72
 
73
 
74
 
75
 
76
 
77
 
78
 
79
 
80
 
81
82
 
83
 
84
 
85
 
86
 
87
88
 
89
 
90
 
91
   
92
      fs-sim
93
 
94
      
95
        
96
        ../verilog/wb_cpu2_jsp_defines.v
97
        verilogSource
98
        include
99
      
100
 
101
      
102
        
103
        ../verilog/adbg_or1k_defines.v
104
        verilogSource
105
        include
106
      
107
 
108
      
109
        
110
        ../verilog/adbg_wb_defines.v
111
        verilogSource
112
        include
113
      
114
 
115
      
116
        
117
        ../verilog/adbg_top.v
118
        verilogSource
119
        module
120
      
121
 
122
      
123
        crc32
124
        ../verilog/adbg_crc32.v
125
        verilogSource
126
        module
127
      
128
 
129
      
130
        jsp_biu
131
        ../verilog/adbg_jsp_biu.v
132
        verilogSource
133
        module
134
      
135
 
136
      
137
        jsp_module
138
        ../verilog/adbg_jsp_module.v
139
        verilogSource
140
        module
141
      
142
 
143
      
144
        or1k_biu
145
        ../verilog/adbg_or1k_biu.v
146
        verilogSource
147
        module
148
      
149
 
150
 
151
      
152
        or1k_module
153
        ../verilog/adbg_or1k_module.v
154
        verilogSource
155
        module
156
      
157
 
158
 
159
      
160
        or1k_status_reg
161
        ../verilog/adbg_or1k_status_reg.v
162
        verilogSource
163
        module
164
      
165
 
166
 
167
      
168
        wb_biu
169
        ../verilog/adbg_wb_biu.v
170
        verilogSource
171
        module
172
      
173
 
174
      
175
        wb_module
176
        ../verilog/adbg_wb_module.v
177
        verilogSource
178
        module
179
      
180
 
181
 
182
      
183
        bytefifo
184
        ../verilog/adbg_bytefifo.v
185
        verilogSource
186
        module
187
      
188
 
189
      
190
        syncflop
191
        ../verilog/adbg_syncflop.v
192
        verilogSource
193
        module
194
      
195
 
196
      
197
        syncreg
198
        ../verilog/adbg_syncreg.v
199
        verilogSource
200
        module
201
      
202
 
203
 
204
 
205
   
206
 
207
 
208
  
209
 
210
 
211
 
212
 
213
 
214
215
       
216
 
217
 
218
              
219
              jtag
220
              
221
              
222
                                   spirit:library="adv_debug_sys"
223
                                   spirit:name="adv_dbg_if"
224
                                   spirit:version="jtag_i"/>
225
              
226
              
227
 
228
 
229
              
230
              cpu0
231
              
232
              
233
                                   spirit:library="adv_debug_sys"
234
                                   spirit:name="adv_dbg_if"
235
                                   spirit:version="cpu0_i"/>
236
              
237
              
238
 
239
 
240
              
241
              wb
242
              
243
              
244
                                   spirit:library="adv_debug_sys"
245
                                   spirit:name="adv_dbg_if"
246
                                   spirit:version="wb_i"/>
247
              
248
              
249
 
250
 
251
 
252
              
253
              cpu1
254
              
255
              
256
                                   spirit:library="adv_debug_sys"
257
                                   spirit:name="adv_dbg_if"
258
                                   spirit:version="cpu1_i"/>
259
              
260
              
261
 
262
 
263
 
264
              
265
              jsp
266
              
267
              
268
                                   spirit:library="adv_debug_sys"
269
                                   spirit:name="adv_dbg_if"
270
                                   spirit:version="jsp_i"/>
271
              
272
              
273
 
274
 
275
 
276
 
277
 
278
 
279
 
280
              
281
              verilog
282
              
283
              
284
                                   spirit:library="Testbench"
285
                                   spirit:name="toolflow"
286
                                   spirit:version="verilog"/>
287
              
288
              
289
 
290
 
291
 
292
 
293
 
294
 
295
              
296
              sim:*Simulation:*
297
              Verilog
298
              
299
                     
300
                            fs-sim
301
                     
302
              
303
 
304
 
305
              
306
              syn:*Synthesis:*
307
              Verilog
308
              
309
                     
310
                            fs-sim
311
                     
312
              
313
 
314
              
315
              doc
316
              
317
              
318
                                   spirit:library="Testbench"
319
                                   spirit:name="toolflow"
320
                                   spirit:version="documentation"/>
321
              
322
              :*Documentation:*
323
              Verilog
324
              
325
 
326
 
327
 
328
      
329
 
330
 
331
 
332
 
333
334
 
335
 
336
int_o
337
wire
338
out
339
340
 
341
 
342
 
343
344
 
345
 
346
 
347
348
 
349
 
350
 
351
 
352
 
353
 
354
 
355
 
356
 
357
 
358
 
359
 
360

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.