OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu2_jsp.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu2_jsp  default
41
 
42
 
43
 
44
 
45
 
46
 
47
 
48
 
49
50
 
51
 
52 133 jt_eaton
 
53 131 jt_eaton
54 133 jt_eaton
  elab_verilog
55
  102.1
56
  none
57
  :*Simulation:*
58
  ./tools/verilog/elab_verilog
59
    
60
    
61
      dest_dir
62
      io_ports
63
    
64
  
65
66
 
67
 
68
69 131 jt_eaton
  gen_verilog
70
  104.0
71
  none
72
  :*Simulation:*
73
  ./tools/verilog/gen_verilog
74
    
75
 
76
 
77
    
78
      destination
79
      wb_cpu2_jsp
80
    
81
 
82
    
83
      dest_dir
84
      ../verilog
85
    
86
  
87
88
 
89
 
90
 
91
 
92
 
93
 
94
 
95
 
96
 
97
98
 
99
 
100
 
101
 
102
 
103
104
 
105
 
106
 
107
   
108
      fs-sim
109
 
110
      
111
        
112
        ../verilog/wb_cpu2_jsp_defines.v
113
        verilogSource
114
        include
115
      
116
 
117
      
118
        
119
        ../verilog/adbg_or1k_defines.v
120
        verilogSource
121
        include
122
      
123
 
124
      
125
        
126
        ../verilog/adbg_wb_defines.v
127
        verilogSource
128
        include
129
      
130
 
131
      
132
        
133
        ../verilog/adbg_top.v
134
        verilogSource
135
        module
136
      
137
 
138
      
139
        crc32
140
        ../verilog/adbg_crc32.v
141
        verilogSource
142
        module
143
      
144
 
145
      
146
        jsp_biu
147
        ../verilog/adbg_jsp_biu.v
148
        verilogSource
149
        module
150
      
151
 
152
      
153
        jsp_module
154
        ../verilog/adbg_jsp_module.v
155
        verilogSource
156
        module
157
      
158
 
159
      
160
        or1k_biu
161
        ../verilog/adbg_or1k_biu.v
162
        verilogSource
163
        module
164
      
165
 
166
 
167
      
168
        or1k_module
169
        ../verilog/adbg_or1k_module.v
170
        verilogSource
171
        module
172
      
173
 
174
 
175
      
176
        or1k_status_reg
177
        ../verilog/adbg_or1k_status_reg.v
178
        verilogSource
179
        module
180
      
181
 
182
 
183
      
184
        wb_biu
185
        ../verilog/adbg_wb_biu.v
186
        verilogSource
187
        module
188
      
189
 
190
      
191
        wb_module
192
        ../verilog/adbg_wb_module.v
193
        verilogSource
194
        module
195
      
196
 
197
 
198
      
199
        bytefifo
200
        ../verilog/adbg_bytefifo.v
201
        verilogSource
202
        module
203
      
204
 
205
      
206
        syncflop
207
        ../verilog/adbg_syncflop.v
208
        verilogSource
209
        module
210
      
211
 
212
      
213
        syncreg
214
        ../verilog/adbg_syncreg.v
215
        verilogSource
216
        module
217
      
218
 
219
 
220
 
221
   
222
 
223
 
224
  
225
 
226
 
227
 
228
 
229
 
230
231
       
232
 
233
 
234
              
235
              jtag
236
              
237
              
238
                                   spirit:library="adv_debug_sys"
239
                                   spirit:name="adv_dbg_if"
240
                                   spirit:version="jtag_i"/>
241
              
242
              
243
 
244
 
245
              
246
              cpu0
247
              
248
              
249
                                   spirit:library="adv_debug_sys"
250
                                   spirit:name="adv_dbg_if"
251
                                   spirit:version="cpu0_i"/>
252
              
253
              
254
 
255
 
256
              
257
              wb
258
              
259
              
260
                                   spirit:library="adv_debug_sys"
261
                                   spirit:name="adv_dbg_if"
262
                                   spirit:version="wb_i"/>
263
              
264
              
265
 
266
 
267
 
268
              
269
              cpu1
270
              
271
              
272
                                   spirit:library="adv_debug_sys"
273
                                   spirit:name="adv_dbg_if"
274
                                   spirit:version="cpu1_i"/>
275
              
276
              
277
 
278
 
279
 
280
              
281
              jsp
282
              
283
              
284
                                   spirit:library="adv_debug_sys"
285
                                   spirit:name="adv_dbg_if"
286
                                   spirit:version="jsp_i"/>
287
              
288
              
289
 
290
 
291
 
292
 
293
 
294
 
295
 
296
              
297
              verilog
298
              
299
              
300
                                   spirit:library="Testbench"
301
                                   spirit:name="toolflow"
302
                                   spirit:version="verilog"/>
303
              
304
              
305
 
306
 
307
 
308
 
309
 
310
 
311
              
312
              sim:*Simulation:*
313
              Verilog
314
              
315
                     
316
                            fs-sim
317
                     
318
              
319
 
320
 
321
              
322
              syn:*Synthesis:*
323
              Verilog
324
              
325
                     
326
                            fs-sim
327
                     
328
              
329
 
330
              
331
              doc
332
              
333
              
334
                                   spirit:library="Testbench"
335
                                   spirit:name="toolflow"
336
                                   spirit:version="documentation"/>
337
              
338
              :*Documentation:*
339
              Verilog
340
              
341
 
342
 
343
 
344
      
345
 
346
 
347
 
348
 
349
350
 
351
 
352
int_o
353
wire
354
out
355
356
 
357
 
358
 
359
360
 
361
 
362
 
363
364
 
365
 
366
 
367
 
368
 
369
 
370
 
371
 
372
 
373
 
374
 
375
 
376

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.