OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [sim/] [testbenches/] [xml/] [adv_dbg_if_cpu1_lint.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
cpu1_lint
41
 
42 133 jt_eaton
 
43
 
44
45
 
46
47
  elab_verilog
48
  102.1
49
  none
50
  :*Simulation:*
51
>
52
  ./tools/verilog/elab_verilog
53
    
54
    
55
      configuration
56
      default
57
    
58
    
59
      dest_dir
60
      io_ports
61
    
62
  
63
64
 
65
66
  gen_design
67
  102.1
68
  none
69
  :*Simulation:*
70
>
71
  ./tools/verilog/gen_design
72
    
73
    
74
      dest_dir
75
      io_ports
76
    
77
  
78
79
 
80
81
 
82
 
83 131 jt_eaton
84
 
85
 
86
     
87
 
88
              
89
              Dut
90
              
91
              
92
                                   spirit:library="adv_debug_sys"
93
                                   spirit:name="adv_dbg_if"
94
                                   spirit:version="cpu1_dut.params"/>
95
              
96
              
97
 
98
              
99
              lint
100
              :*Lint:*
101
              Verilog
102
              fs-lint
103
              
104
 
105
              
106
              rtl_check
107
              
108
              
109
                                   spirit:library="Testbench"
110
                                   spirit:name="toolflow"
111
                                   spirit:version="rtl_check"/>
112
              
113
              
114
 
115
      
116
 
117
 
118
119
 
120
 
121
122
 
123
   
124
      fs-lint
125
 
126
      
127
        
128
        ../verilog/lint/adv_dbg_if_cpu1_lint
129
        verilogSource
130
        module
131
      
132
 
133
    
134
 
135
136
 
137
138
 
139
 
140
 
141
 
142
 
143
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.