OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [sim/] [testbenches/] [xml/] [adv_dbg_if_wb_cpu2_jsp_lint.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu2_jsp_lint
41
 
42 133 jt_eaton
 
43
44
 
45
46
  elab_verilog
47
  102.1
48
  none
49
  :*Simulation:*
50
>
51
  ./tools/verilog/elab_verilog
52
    
53
    
54
      configuration
55
      default
56
    
57
    
58
      dest_dir
59
      io_ports
60
    
61
  
62
63
 
64
65
  gen_design
66
  102.1
67
  none
68
  :*Simulation:*
69
>
70
  ./tools/verilog/gen_design
71
    
72
    
73
      dest_dir
74
      io_ports
75
    
76
  
77
78
 
79
80
 
81
 
82
 
83
 
84 131 jt_eaton
85
 
86
 
87
     
88
 
89
              
90
              Dut
91
              
92
              
93
                                   spirit:library="adv_debug_sys"
94
                                   spirit:name="adv_dbg_if"
95
                                   spirit:version="wb_cpu2_jsp_dut.params"/>
96
              
97
              
98
 
99
              
100
              lint
101
              :*Lint:*
102
              Verilog
103
              fs-lint
104
              
105
 
106
              
107
              rtl_check
108
              
109
              
110
                                   spirit:library="Testbench"
111
                                   spirit:name="toolflow"
112
                                   spirit:version="rtl_check"/>
113
              
114
              
115
 
116
      
117
 
118
 
119
120
 
121
 
122
123
 
124
   
125
      fs-lint
126
 
127
      
128
        
129
        ../verilog/lint/adv_dbg_if_wb_cpu2_jsp_lint
130
        verilogSource
131
        module
132
      
133
 
134
    
135
 
136
137
 
138
139
 
140
 
141
 
142
 
143
 
144
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.