OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [io/] [ip/] [io_gpio/] [sim/] [testbenches/] [xml/] [io_gpio_def_tb.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
io
39
io_gpio
40
def_tb
41
 
42
 
43
 
44
 
45
 
46
 
47
48
 
49
 
50
51
  gen_verilog
52
  104.0
53
  none
54
  common
55
  ./tools/verilog/gen_verilog
56
    
57
    
58
      destination
59
      top.tb
60
    
61
    
62
      dest_dir
63
      ../verilog
64
    
65
    
66
      top
67
    
68
  
69
70
 
71
 
72
 
73
74
 
75
 
76
 
77
 
78
 
79
 
80
 
81
82
83
    BUS_ADDR_WIDTH4
84
85
 
86
 
87
       
88
 
89
              
90
              Params
91
              
92
              
93
                                   spirit:library="io"
94
                                   spirit:name="io_gpio"
95
                                   spirit:version="def_dut.params"/>
96
              
97
              
98
 
99
 
100
 
101
              
102
              Bfm
103
              
104
                                   spirit:library="io"
105
                                   spirit:name="io_gpio"
106
                                   spirit:version="bfm.design"/>
107
              
108
 
109
 
110
              
111
              icarus
112
              
113
              
114
                                   spirit:library="Testbench"
115
                                   spirit:name="toolflow"
116
                                   spirit:version="icarus"/>
117
              
118
              
119
 
120
 
121
 
122
 
123
 
124
              
125
              headers
126
              Verilog
127
              
128
              
129
 
130
 
131
              
132
              commoncommon
133
              Verilog
134
              
135
                     
136
                            fs-common
137
                     
138
              
139
 
140
              
141
              sim:*Simulation:*
142
              Verilog
143
              
144
                     
145
                            fs-sim
146
                     
147
              
148
 
149
 
150
              
151
              lint:*Lint:*
152
              Verilog
153
              
154
                     
155
                            fs-lint
156
                     
157
              
158
 
159
      
160
 
161
 
162
 
163
 
164
 
165
166
 
167
 
168
 
169
 
170
  
171
 
172
    
173
      fs-common
174
 
175
      
176
        
177
        ../verilog/top.ext
178
        verilogSourcefragment
179
      
180
 
181
 
182
 
183
    
184
 
185
 
186
    
187
      fs-sim
188
 
189
      
190
        
191
        ../verilog/common/top.tb
192
        verilogSourcemodule
193
      
194
 
195
 
196
 
197
    
198
 
199
 
200
    
201
      fs-lint
202
 
203
      
204
        
205
        ../verilog/common/top.tb
206
        verilogSourcemodule
207
      
208
 
209
 
210
    
211
 
212
 
213
 
214
 
215
 
216
  
217
 
218
 
219
 
220

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.