OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [flash_memcontrl/] [sim/] [testbenches/] [xml/] [flash_memcontrl_def_tb.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
logic
39
flash_memcontrl
40
def_tb
41
 
42
 
43
 
44
 
45
 
46
 
47
48
 
49
 
50
 
51
52
  gen_verilog
53
  104.0
54
  none
55
  common
56
  ./tools/verilog/gen_verilog
57
    
58
    
59
      destination
60
      top.tb
61
    
62
    
63
      dest_dir
64
      ../verilog
65
    
66
    
67
      top
68
    
69
  
70
71
 
72
 
73
 
74
 
75
 
76
 
77
78
 
79
 
80
 
81
 
82
83
 
84
 
85
 
86
       
87
 
88
              
89
              Params
90
              
91
              
92
                                   spirit:library="logic"
93
                                   spirit:name="flash_memcontrl"
94
                                   spirit:version="def_dut.params"/>
95
             
96
              
97
 
98
              
99
              Bfm
100
              
101
                                   spirit:library="logic"
102
                                   spirit:name="flash_memcontrl"
103
                                   spirit:version="bfm.design"/>
104
              
105
 
106
 
107
 
108
              
109
              icarus
110
              
111
              
112
                                   spirit:library="Testbench"
113
                                   spirit:name="toolflow"
114
                                   spirit:version="icarus"/>
115
              
116
              
117
 
118
 
119
 
120
 
121
 
122
              
123
              commoncommon
124
              Verilog
125
              
126
                     
127
                            fs-common
128
                     
129
              
130
 
131
              
132
              sim:*Simulation:*
133
              Verilog
134
              
135
                     
136
                            fs-sim
137
                     
138
              
139
 
140
              
141
              lint:*Lint:*
142
              Verilog
143
              
144
                     
145
                            fs-sim
146
                     
147
              
148
 
149
 
150
      
151
 
152
 
153
154
 
155
  
156
 
157
 
158
    
159
      fs-common
160
 
161
      
162
        
163
        ../verilog/tb.ext
164
        verilogSourcefragment
165
      
166
 
167
 
168
 
169
    
170
 
171
 
172
 
173
 
174
    
175
      fs-sim
176
 
177
      
178
        
179
        ../verilog/common/top.tb
180
        verilogSourcemodule
181
      
182
 
183
 
184
 
185
 
186
 
187
 
188
 
189
    
190
 
191
 
192
 
193
 
194
 
195
 
196
  
197
 
198
 
199
 
200

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.