OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [ps2_interface/] [sim/] [testbenches/] [xml/] [ps2_interface_def_tb.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
logic
39
ps2_interface
40
def_tb
41
 
42
 
43
 
44
 
45
 
46
 
47
48
 
49
 
50
 
51
52
  gen_verilog
53
  104.0
54
  none
55
  common
56
  ./tools/verilog/gen_verilog
57
    
58
    
59
      destination
60
      top.tb
61
    
62
    
63
      dest_dir
64
      ../verilog
65
    
66
    
67
      top
68
    
69
  
70
71
 
72
 
73
 
74
 
75
76
 
77
 
78
 
79
 
80
81
 
82
 
83
84
    PS2_MODEL_CLKCNT8'h7f
85
86
 
87
 
88
       
89
 
90
              
91
              Params
92
              
93
              
94
                                   spirit:library="logic"
95
                                   spirit:name="ps2_interface"
96
                                   spirit:version="def_dut.params"/>
97
             
98
              
99
 
100
 
101
 
102
 
103
              
104
              Bfm
105
              
106
                                   spirit:library="logic"
107
                                   spirit:name="ps2_interface"
108
                                   spirit:version="bfm.design"/>
109
              
110
 
111
 
112
 
113
              
114
              icarus
115
              
116
              
117
                                   spirit:library="Testbench"
118
                                   spirit:name="toolflow"
119
                                   spirit:version="icarus"/>
120
              
121
              
122
 
123
 
124
 
125
 
126
 
127
 
128
              
129
              commoncommon
130
              Verilog
131
              
132
              
133
 
134
 
135
              
136
              sim:*Simulation:*
137
              Verilog
138
              
139
                     
140
                            fs-sim
141
                     
142
              
143
 
144
 
145
              
146
              lint:*Lint:*
147
              Verilog
148
              
149
                     
150
                            fs-lint
151
                     
152
              
153
 
154
 
155
 
156
      
157
 
158
 
159
 
160
 
161
 
162
 
163
 
164
 
165
166
 
167
 
168
 
169
  
170
 
171
 
172
 
173
    
174
      fs-sim
175
 
176
      
177
        
178
        ../verilog/common/top.tb
179
        verilogSourcemodule
180
      
181
 
182
 
183
 
184
    
185
 
186
 
187
 
188
    
189
      fs-lint
190
 
191
      
192
        
193
        ../verilog/common/top.tb
194
        verilogSourcemodule
195
      
196
 
197
 
198
 
199
    
200
 
201
 
202
 
203
 
204
 
205
  
206
 
207
 
208

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.