OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [ps2_interface/] [sim/] [testbenches/] [xml/] [ps2_interface_def_tb.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
logic
39
ps2_interface
40
def_tb
41
 
42
 
43
 
44
 
45
 
46
 
47
48
 
49
 
50
 
51
52
  gen_verilog
53
  104.0
54
  none
55
  common
56
  ./tools/verilog/gen_verilog
57
    
58
    
59
      destination
60 134 jt_eaton
      ps2_interface_def_tb
61 131 jt_eaton
    
62
  
63
64
 
65
 
66
 
67
 
68
69
 
70
 
71
 
72
 
73
74
 
75
 
76
77
    PS2_MODEL_CLKCNT8'h7f
78
79
 
80
 
81
       
82
 
83
              
84
              Params
85
              
86
              
87
                                   spirit:library="logic"
88
                                   spirit:name="ps2_interface"
89
                                   spirit:version="def_dut.params"/>
90
             
91
              
92
 
93
 
94
 
95
 
96
              
97
              Bfm
98
              
99
                                   spirit:library="logic"
100
                                   spirit:name="ps2_interface"
101
                                   spirit:version="bfm.design"/>
102
              
103
 
104
 
105
 
106
              
107
              icarus
108
              
109
              
110
                                   spirit:library="Testbench"
111
                                   spirit:name="toolflow"
112
                                   spirit:version="icarus"/>
113
              
114
              
115
 
116
 
117
 
118
 
119
 
120
 
121
              
122
              commoncommon
123
              Verilog
124
              
125
              
126
 
127
 
128
              
129
              sim:*Simulation:*
130
              Verilog
131
              
132
                     
133
                            fs-sim
134
                     
135
              
136
 
137
 
138
              
139
              lint:*Lint:*
140
              Verilog
141
              
142
                     
143
                            fs-lint
144
                     
145
              
146
 
147
 
148
 
149
      
150
 
151
 
152
 
153
 
154
 
155
 
156
 
157
 
158
159
 
160
 
161
 
162
  
163
 
164
 
165
 
166
    
167
      fs-sim
168
 
169
      
170
        
171 134 jt_eaton
        ../verilog/common/ps2_interface_def_tb
172 131 jt_eaton
        verilogSourcemodule
173
      
174
 
175
 
176
 
177
    
178
 
179
 
180
 
181
    
182
      fs-lint
183
 
184
      
185
        
186 134 jt_eaton
        ../verilog/common/ps2_interface_def_tb
187 131 jt_eaton
        verilogSourcemodule
188
      
189
 
190
 
191
 
192
    
193
 
194
 
195
 
196
 
197
 
198
  
199
 
200
 
201

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.