OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [serial_rcvr/] [sim/] [testbenches/] [xml/] [serial_rcvr_fifo_tb.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
logic
39
serial_rcvr
40
fifo_tb
41
 
42
 
43
 
44
 
45
 
46
 
47
48
 
49
 
50
 
51
52
  gen_verilog
53
  104.0
54
  none
55
  common
56
  ./tools/verilog/gen_verilog
57
    
58
    
59
      destination
60 134 jt_eaton
      serial_rcvr_fifo_tb
61 131 jt_eaton
    
62
  
63
64
 
65
 
66
 
67
 
68
 
69
70
 
71
 
72
 
73
 
74
75
 
76
 
77
 
78
 
79
       
80
 
81
              
82
              Params
83
              
84
              
85
                                   spirit:library="logic"
86
                                   spirit:name="serial_rcvr"
87
                                   spirit:version="fifo_dut.params"/>
88
             
89
              
90
 
91
 
92
              
93
              Bfm
94
              
95
                                   spirit:library="logic"
96
                                   spirit:name="serial_rcvr"
97
                                   spirit:version="bfm.design"/>
98
              
99
 
100
 
101
              
102
              icarus
103
              
104
              
105
                                   spirit:library="Testbench"
106
                                   spirit:name="toolflow"
107
                                   spirit:version="icarus"/>
108
              
109
              
110
 
111
 
112
 
113
 
114
              
115
              commoncommon
116
              Verilog
117
              
118
                     
119
                            fs-common
120
                     
121
              
122
 
123
 
124
              
125
              sim:*Simulation:*
126
              Verilog
127
              
128
                     
129
                            fs-sim
130
                     
131
              
132
 
133
 
134
              
135
              lint:*Lint:*
136
              Verilog
137
              
138
                     
139
                            fs-lint
140
                     
141
              
142
 
143
 
144
 
145
 
146
      
147
 
148
 
149
 
150
 
151
152
 
153
 
154
 
155
 
156
  
157
 
158
    
159
      fs-common
160
 
161
      
162
        
163
        ../verilog/top.ext
164
        verilogSourcefragment
165
      
166
 
167
 
168
    
169
 
170
 
171
    
172
      fs-sim
173
 
174
      
175
        
176 134 jt_eaton
        ../verilog/common/serial_rcvr_fifo_tb
177 131 jt_eaton
        verilogSourcemodule
178
      
179
 
180
 
181
 
182
 
183
 
184
    
185
 
186
 
187
 
188
    
189
      fs-lint
190
 
191
      
192
        
193 134 jt_eaton
        ../verilog/common/serial_rcvr_fifo_tb
194 131 jt_eaton
        verilogSourcemodule
195
      
196
 
197
 
198
 
199
 
200
 
201
    
202
 
203
 
204
 
205
 
206
 
207
  
208
 
209
 
210
 
211
 
212
 
213
 
214

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.