OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [uart/] [sim/] [testbenches/] [xml/] [uart_rxtx_tb.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
logic
39
uart
40
rxtx_tb
41
 
42
 
43
 
44
 
45
46
 
47
 
48
49
  gen_verilog
50
  104.0
51
  none
52
  common
53
  ./tools/verilog/gen_verilog
54
  
55
    
56
      destination
57 134 jt_eaton
      uart_rxtx_tb
58 131 jt_eaton
    
59
  
60
61
 
62
 
63
 
64
65
 
66
 
67
 
68
69
70
    UART_MODEL_CLKCNT4'hc
71
    UART_MODEL_SIZE4
72
    DIVIDER4'b0000
73
74
 
75
 
76
       
77
 
78
 
79
 
80
              
81
              Params
82
              
83
              
84
                                   spirit:library="logic"
85
                                   spirit:name="uart"
86
                                   spirit:version="rxtx_dut.params"/>
87
             
88
              
89
 
90
 
91
              
92
              Bfm
93
              
94
                                   spirit:library="logic"
95
                                   spirit:name="uart"
96
                                   spirit:version="bfm.design"/>
97
              
98
 
99
 
100
 
101
              
102
              icarus
103
              
104
              
105
                                   spirit:library="Testbench"
106
                                   spirit:name="toolflow"
107
                                   spirit:version="icarus"/>
108
              
109
              
110
 
111
 
112
 
113
 
114
 
115
              
116
              commoncommon
117
              Verilog
118
              
119
                     
120
                            fs-common
121
                     
122
              
123
 
124
              
125
              sim:*Simulation:*
126
              Verilog
127
              
128
                     
129
                            fs-sim
130
                     
131
              
132
 
133
 
134
 
135
              
136
              lint:*Lint:*
137
              Verilog
138
              
139
                     
140
                            fs-lint
141
                     
142
              
143
 
144
 
145
 
146
      
147
 
148
149
 
150
 
151
 
152
 
153
  
154
 
155
    
156
      fs-common
157
 
158
      
159
        
160
        ../verilog/tb.ext
161
        verilogSourcefragment
162
      
163
 
164
    
165
 
166
 
167
    
168
      fs-sim
169
 
170
      
171
        
172 134 jt_eaton
        ../verilog/common/uart_rxtx_tb
173 131 jt_eaton
        verilogSourcemodule
174
      
175
 
176
    
177
 
178
 
179
 
180
    
181
      fs-lint
182
 
183
      
184
        
185 134 jt_eaton
        ../verilog/common/uart_rxtx_tb
186 131 jt_eaton
        verilogSourcemodule
187
      
188
 
189
    
190
 
191
 
192
 
193
 
194
 
195
  
196
 
197
 
198

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.