OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [wishbone/] [ip/] [wb_memory/] [rtl/] [xml/] [wb_memory_def.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
wishbone
39
wb_memory
40
def  default
41
 
42
 
43
 
44
45
 
46
 
47
 slave_clk
48
  
49
  
50
  
51
    
52
      
53
        clk
54
        clk_i
55
      
56
    
57
 
58
 
59
 
60
 slave_reset
61
  
62
  
63
  
64
    
65
      
66
        reset
67
        rst_i
68
      
69
    
70
 
71
 
72
 
73
wb
74
   
75
   
76
     
77
     
78
 
79
        
80
         adr
81
         
82
         adr_i
83
           wb_addr_width-10
84
         
85
       
86
 
87
 
88
 
89
        
90
         wdata
91
         
92
         dat_i
93
           wb_data_width-10
94
         
95
       
96
 
97
 
98
        
99
         rdata
100
         
101
         dat_o
102
           wb_data_width-10
103
         
104
       
105
 
106
 
107
        
108
         sel
109
         
110
         sel_i
111
           wb_byte_lanes-10
112
         
113
       
114
 
115
 
116
        
117
         we
118
         
119
         we_i
120
         
121
       
122
 
123
 
124
        
125
         cyc
126
         
127
         cyc_i
128
         
129
       
130
 
131
 
132
        
133
         stb
134
         
135
         stb_i
136
         
137
       
138
 
139
 
140
        
141
         ack
142
         
143
         ack_o
144
         reg
145
         
146
       
147
 
148
 
149
     
150
 
151
152
 
153
154
 
155
 
156
 
157
 
158
 
159
 
160
161
 
162
163
  gen_verilog
164
  104.0
165
  none
166
  common
167
  ./tools/verilog/gen_verilog
168
  
169
    
170
      destination
171
      top
172
    
173
    
174
      dest_dir
175
      ../verilog
176
    
177
  
178
179
 
180
 
181
 
182
 
183
 
184
185
 
186
 
187
 
188
  
189
 
190
 
191
    
192
      fs-common
193
 
194
 
195
      
196
        
197
        ../verilog/top.body
198
        verilogSourcefragment
199
      
200
 
201
 
202
    
203
 
204
 
205
    
206
      fs-sim
207
 
208
      
209
        
210
        ../verilog/copyright.v
211
        verilogSourceinclude
212
      
213
 
214
      
215
        
216
        ../verilog/common/top
217
        verilogSourcemodule
218
      
219
 
220
 
221
 
222
    
223
 
224
 
225
 
226
    
227
      fs-syn
228
 
229
      
230
        
231
        ../verilog/copyright.v
232
        verilogSourceinclude
233
      
234
 
235
      
236
        
237
        ../verilog/common/top
238
        verilogSourcemodule
239
      
240
 
241
 
242
    
243
 
244
 
245
 
246
 
247
  
248
 
249
 
250
 
251
 
252
 
253
 
254
255
       
256
 
257
 
258
 
259
              
260
              Hierarchical
261
 
262
              
263
                                   spirit:library="wishbone"
264
                                   spirit:name="wb_memory"
265
                                   spirit:version="def.design"/>
266
              
267
 
268
              
269
              verilog
270
              
271
              
272
                                   spirit:library="Testbench"
273
                                   spirit:name="toolflow"
274
                                   spirit:version="verilog"/>
275
              
276
              
277
 
278
 
279
 
280
 
281
 
282
 
283
              
284
              commoncommon
285
 
286
              Verilog
287
              
288
                     
289
                            fs-common
290
                     
291
              
292
 
293
 
294
              
295
              sim:*Simulation:*
296
 
297
              Verilog
298
              
299
                     
300
                            fs-sim
301
                     
302
              
303
 
304
              
305
              syn:*Synthesis:*
306
 
307
              Verilog
308
              
309
                     
310
                            fs-syn
311
                     
312
              
313
 
314
 
315
 
316
              
317
              doc
318
              
319
              
320
                                   spirit:library="Testbench"
321
                                   spirit:name="toolflow"
322
                                   spirit:version="documentation"/>
323
              
324
              :*Documentation:*
325
              Verilog
326
              
327
 
328
      
329
 
330
 
331
 
332
 
333
334
   wb_addr_width24
335
   wb_data_width32
336
   wb_byte_lanes4
337
   dat_width32
338
   adr_width12
339
   mem_size16384
340
   SRAM_MEM_0_FILE"NONE"
341
   SRAM_MEM_1_FILE"NONE"
342
   SRAM_MEM_2_FILE"NONE"
343
   SRAM_MEM_3_FILE"NONE"
344
 
345
346
 
347
 
348
 
349
350
 
351
 
352
 
353
 
354
 
355
 
356
 
357
 
358
 
359

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.