OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [wishbone/] [ip/] [wb_uart16550/] [rtl/] [verilog/] [debug_if] - Blame information for rev 131

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  uart_debug_if.v                                             ////
4
////                                                              ////
5
////                                                              ////
6
////  This file is part of the "UART 16550 compatible" project    ////
7
////  http://www.opencores.org/cores/uart16550/                   ////
8
////                                                              ////
9
////  Documentation related to this project:                      ////
10
////  - http://www.opencores.org/cores/uart16550/                 ////
11
////                                                              ////
12
////  Projects compatibility:                                     ////
13
////  - WISHBONE                                                  ////
14
////  RS232 Protocol                                              ////
15
////  16550D uart (mostly supported)                              ////
16
////                                                              ////
17
////  Overview (main Features):                                   ////
18
////  UART core debug interface.                                  ////
19
////                                                              ////
20
////  Author(s):                                                  ////
21
////      - gorban@opencores.org                                  ////
22
////      - Jacob Gorban                                          ////
23
////                                                              ////
24
////  Created:        2001/12/02                                  ////
25
////                  (See log for the revision history)          ////
26
////                                                              ////
27
//////////////////////////////////////////////////////////////////////
28
////                                                              ////
29
//// Copyright (C) 2000, 2001 Authors                             ////
30
////                                                              ////
31
//// This source file may be used and distributed without         ////
32
//// restriction provided that this copyright statement is not    ////
33
//// removed from the file and that any derivative work contains  ////
34
//// the original copyright notice and the associated disclaimer. ////
35
////                                                              ////
36
//// This source file is free software; you can redistribute it   ////
37
//// and/or modify it under the terms of the GNU Lesser General   ////
38
//// Public License as published by the Free Software Foundation; ////
39
//// either version 2.1 of the License, or (at your option) any   ////
40
//// later version.                                               ////
41
////                                                              ////
42
//// This source is distributed in the hope that it will be       ////
43
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
44
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
45
//// PURPOSE.  See the GNU Lesser General Public License for more ////
46
//// details.                                                     ////
47
////                                                              ////
48
//// You should have received a copy of the GNU Lesser General    ////
49
//// Public License along with this source; if not, download it   ////
50
//// from http://www.opencores.org/lgpl.shtml                     ////
51
////                                                              ////
52
//////////////////////////////////////////////////////////////////////
53
//
54
// CVS Revision History
55
//
56
// $Log: not supported by cvs2svn $
57
// Revision 1.4  2002/07/22 23:02:23  gorban
58
// Bug Fixes:
59
//  * Possible loss of sync and bad reception of stop bit on slow baud rates fixed.
60
//   Problem reported by Kenny.Tung.
61
//  * Bad (or lack of ) loopback handling fixed. Reported by Cherry Withers.
62
//
63
// Improvements:
64
//  * Made FIFO's as general inferrable memory where possible.
65
//  So on FPGA they should be inferred as RAM (Distributed RAM on Xilinx).
66
//  This saves about 1/3 of the Slice count and reduces P&R and synthesis times.
67
//
68
//
69
// Revision 1.3  2001/12/19 08:40:03  mohor
70
// Warnings fixed (unused signals removed).
71
//
72
// Revision 1.2  2001/12/12 22:17:30  gorban
73
// some synthesis bugs fixed
74
//
75
// Revision 1.1  2001/12/04 21:14:16  gorban
76
// committed the debug interface file
77
//
78
 
79
 
80
 
81
module `VARIANT`DEBUG_IF (/*AUTOARG*/
82
// Outputs
83
wb_dat32_o,
84
// Inputs
85
wb_adr_i, ier, iir, fcr, mcr, lcr, msr,
86
lsr, rf_count, tf_count, tstate, rstate
87
) ;
88
 
89
input [`UART_ADDR_WIDTH-1:0]            wb_adr_i;
90
output [31:0]                                                   wb_dat32_o;
91
input [3:0]                                                     ier;
92
input [3:0]                                                     iir;
93
input [1:0]                                                     fcr;  /// bits 7 and 6 of fcr. Other bits are ignored
94
input [4:0]                                                     mcr;
95
input [7:0]                                                     lcr;
96
input [7:0]                                                     msr;
97
input [7:0]                                                     lsr;
98
input [`UART_FIFO_COUNTER_W-1:0] rf_count;
99
input [`UART_FIFO_COUNTER_W-1:0] tf_count;
100
input [2:0]                                                     tstate;
101
input [3:0]                                                     rstate;
102
 
103
 
104
wire [`UART_ADDR_WIDTH-1:0]             wb_adr_i;
105
reg [31:0]                                                              wb_dat32_o;
106
 
107
always @(*)
108
        case (wb_adr_i)
109
                                      // 8 + 8 + 4 + 4 + 8
110
                5'b01000: wb_dat32_o = {msr,lcr,iir,ier,lsr};
111
                               // 5 + 2 + 5 + 4 + 5 + 3
112
                5'b01100: wb_dat32_o = {8'b0, fcr,mcr, rf_count, rstate, tf_count, tstate};
113
                default: wb_dat32_o = 0;
114
        endcase // case(wb_adr_i)
115
 
116
endmodule // uart_debug_if
117
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.