OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [wishbone/] [ip/] [wb_uart16550/] [rtl/] [xml/] [wb_uart16550_def.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
wishbone
39
wb_uart16550
40
def  default
41
 
42
 
43
 
44
45
 
46
 
47
 wb_clk
48
  
49
  
50
  
51
    
52
      
53
        clk
54
        wb_clk_i
55
      
56
    
57
 
58
 
59
 
60
 wb_reset
61
  
62
  
63
  
64
    
65
      
66
        reset
67
        wb_rst_i
68
      
69
    
70
 
71
 
72
 
73
 
74
 
75
wb
76
   
77
   
78
   little
79
   8
80
     
81
     
82
 
83
        
84
         adr
85
         
86
         wb_adr_i
87 134 jt_eaton
           WB_ADDR_WIDTH-10
88 131 jt_eaton
         
89
       
90
 
91
 
92
        
93
         wdata
94
         
95
         wb_dat_i
96 134 jt_eaton
           WB_DATA_WIDTH-10
97 131 jt_eaton
         
98
       
99
 
100
 
101
        
102
         rdata
103
         
104
         wb_dat_o
105 134 jt_eaton
           WB_DATA_WIDTH-10
106 131 jt_eaton
         
107
       
108
 
109
 
110
        
111
         sel
112
         
113
         wb_sel_i
114
         
115
       
116
 
117
 
118
        
119
         ack
120
         
121
         wb_ack_o
122
         
123
       
124
 
125
 
126
        
127
         cyc
128
         
129
         wb_cyc_i
130
         
131
       
132
 
133
 
134
 
135
        
136
         stb
137
         
138
         wb_stb_i
139
         
140
       
141
 
142
 
143
        
144
         we
145
         
146
         wb_we_i
147
         
148
       
149
 
150
 
151
 
152
 
153
 
154
 
155
 
156
     
157
 
158
159
 
160
161
 
162
 
163
 
164
 
165
 
166
 
167
168
 
169
 
170 133 jt_eaton
 
171 131 jt_eaton
172
  gen_registers
173 133 jt_eaton
  102.1
174 131 jt_eaton
  none
175
  common
176
  ./tools/regtool/gen_registers
177
    
178
    
179
      bus_intf
180
      wb
181
    
182
    
183
      dest_dir
184
      ../verilog
185
    
186
  
187
188
 
189
 
190
 
191
192
  gen_verilog
193
  104.0
194
  none
195
  common
196
  ./tools/verilog/gen_verilog
197
    
198
    
199
      destination
200 134 jt_eaton
      wb_uart16550_def
201 131 jt_eaton
    
202
  
203
204
 
205
 
206
 
207
 
208
209
 
210
 
211
  
212
 
213
 
214
    
215
      fs-sim
216
 
217
      
218
        
219
        ../verilog/copyright.v
220
        verilogSourceinclude
221
      
222
 
223
      
224
        
225 134 jt_eaton
        ../verilog/common/wb_uart16550_def
226 131 jt_eaton
        verilogSourcemodule
227
      
228
 
229
      
230
        
231
        ../verilog/defines
232
        verilogSourceinclude
233
      
234
 
235
 
236
      
237
        wb
238
        ../verilog/wb_uart16550_def_wb
239
        verilogSourcemodule
240
      
241
 
242
 
243
      
244
        raminfr
245
        ../verilog/raminfr
246
        verilogSourcemodule
247
      
248
 
249
      
250
        receiver
251
        ../verilog/receiver
252
        verilogSourcemodule
253
      
254
 
255
      
256
        regs
257
        ../verilog/regs
258
        verilogSourcemodule
259
      
260
 
261
      
262
        rfifo
263
        ../verilog/rfifo
264
        verilogSourcemodule
265
      
266
 
267
      
268
        sync_flops
269
        ../verilog/sync_flops
270
        verilogSourcemodule
271
      
272
 
273
      
274
        tfifo
275
        ../verilog/tfifo
276
        verilogSourcemodule
277
      
278
 
279
      
280
        transmitter
281
        ../verilog/transmitter
282
        verilogSourcemodule
283
      
284
 
285
      
286
        wb_fsm
287
        ../verilog/wb_fsm
288
        verilogSourcemodule
289
      
290
 
291
 
292
 
293
 
294
    
295
 
296
 
297
    
298
      fs-syn
299
 
300
      
301
        
302
        ../verilog/copyright.v
303
        verilogSourceinclude
304
      
305
 
306
      
307
        
308 134 jt_eaton
        ../verilog/common/wb_uart16550_def
309 131 jt_eaton
        verilogSourcemodule
310
      
311
 
312
      
313
        
314
        ../verilog/defines
315
        verilogSourceinclude
316
      
317
 
318
      
319
        wb
320
        ../verilog/wb_uart16550_def_wb
321
        verilogSourcemodule
322
      
323
 
324
      
325
        raminfr
326
        ../verilog/raminfr
327
        verilogSourcemodule
328
      
329
 
330
      
331
        receiver
332
        ../verilog/receiver
333
        verilogSourcemodule
334
      
335
 
336
      
337
        regs
338
        ../verilog/regs
339
        verilogSourcemodule
340
      
341
 
342
      
343
        rfifo
344
        ../verilog/rfifo
345
        verilogSourcemodule
346
      
347
 
348
      
349
        sync_flops
350
        ../verilog/sync_flops
351
        verilogSourcemodule
352
      
353
 
354
      
355
        tfifo
356
        ../verilog/tfifo
357
        verilogSourcemodule
358
      
359
 
360
      
361
        transmitter
362
        ../verilog/transmitter
363
        verilogSourcemodule
364
      
365
 
366
      
367
        wb_fsm
368
        ../verilog/wb_fsm
369
        verilogSourcemodule
370
      
371
 
372
 
373
 
374
    
375
 
376
 
377
    
378
      fs-common
379
 
380
      
381
        
382
        ../verilog/top.body
383
        verilogSourcefragment
384
      
385
 
386
    
387
 
388
 
389
 
390
  
391
 
392
 
393
 
394
 
395
 
396
397
       
398
 
399
 
400
              
401
              verilog
402
              
403
              
404
                                   spirit:library="Testbench"
405
                                   spirit:name="toolflow"
406
                                   spirit:version="verilog"/>
407
              
408
              
409
 
410
 
411
 
412
 
413
 
414
              
415
              commoncommon
416
 
417
              Verilog
418
              
419
                     
420
                            fs-common
421
                     
422
              
423
 
424
 
425
 
426
              
427
              sim:*Simulation:*
428
 
429
              Verilog
430
              
431
                     
432
                            fs-sim
433
                     
434
              
435
 
436
              
437
              syn:*Synthesis:*
438
 
439
              Verilog
440
              
441
                     
442
                            fs-syn
443
                     
444
              
445
 
446
 
447
 
448
 
449
 
450
              
451
              doc
452
              
453
              
454
                                   spirit:library="Testbench"
455
                                   spirit:name="toolflow"
456
                                   spirit:version="documentation"/>
457
              
458
              :*Documentation:*
459
              Verilog
460
              
461
 
462
 
463
 
464
      
465
 
466
 
467
 
468
 
469
 
470
 
471
472
 
473
baud_o
474
  wire
475
  out
476
477
 
478
cts_pad_i
479
  wire
480
  in
481
482
 
483
dcd_pad_i
484
  wire
485
  in
486
487
 
488
dsr_pad_i
489
  wire
490
  in
491
492
 
493
dtr_pad_o
494
  wire
495
  out
496
497
 
498
int_o
499
  wire
500
  out
501
502
 
503
 
504
ri_pad_i
505
  wire
506
  in
507
508
 
509
rts_pad_o
510
  wire
511
  out
512
513
 
514
srx_pad_i
515
  wire
516
  in
517
518
 
519
stx_pad_o
520
  wire
521
  out
522
523
 
524
 
525
 
526
 
527
528
 
529
530
 
531
 
532
 
533
534
8
535
 wb
536
537
 wb
538
 0x00
539
 
540
 
541
 
542
 
543
  
544
  mb_microbus
545
  0x100
546
  8
547
 
548
 
549
 
550
   rb_dll_reg
551
   0x0
552
   8
553
   read-only
554
  
555
 
556
 
557
 
558
   tr_reg
559
   0x0
560
   8
561
   write-strobe
562
  
563
 
564
 
565
 
566
   ie_dlh_reg
567
   0x1
568
   8
569
   read-only
570
  
571
 
572
 
573
   ie_reg
574
   0x1
575
   4
576
   write-strobe
577
  
578
 
579
 
580
 
581
 
582
 
583
   dll_reg
584
   0x0
585
   8
586
   write-strobe
587
  
588
 
589
 
590
 
591
   dlh_reg
592
   0x1
593
   8
594
   write-strobe
595
  
596
 
597
 
598
 
599
 
600
 
601
   ii_reg
602
   0x2
603
   4
604
   read-only
605
  
606
 
607
 
608
   fc_reg
609
   0x2
610
   8
611
   write-only
612
  
613
 
614
 
615
   lc_reg
616
   0x3
617
   8
618
   read-write
619
   
620
   bits
621
   Bits in character
622
   0
623
   2
624
   
625
   
626
   sb
627
   Stop bits
628
   2
629
   1
630
   
631
   
632
   pe
633
   Parity enable
634
   3
635
   1
636
   
637
   
638
   ep
639
   Even parity
640
   4
641
   1
642
   
643
   
644
   sp
645
   Stick parity
646
   5
647
   1
648
   
649
   
650
   bc
651
   Break control
652
   6
653
   1
654
   
655
   
656
   dlab
657
   Divsior latch access bit
658
   7
659
   1
660
   
661
 
662
  
663
 
664
 
665
   mc_reg
666
   0x4
667
   5
668
   read-write
669
   
670
   dtr
671
   Data transmit ready
672
   0
673
   1
674
   
675
   
676
   rts
677
   Ready to Send
678
   1
679
   1
680
   
681
   
682
   out
683
   Output control
684
   2
685
   2
686
   
687
   
688
   loopback
689
   loopback control
690
   4
691
   1
692
   
693
  
694
 
695
 
696
   ls_reg
697
   0x5
698
   8
699
   read-only
700
  
701
 
702
 
703
   ms_reg
704
   0x6
705
   8
706
   read-only
707
  
708
 
709
 
710
   sr_reg
711
   0x7
712
   8
713
   read-write
714
  
715
 
716
 
717
 
718
  
719
   debug_0_reg
720
   0x8
721
   32
722
   read-only
723
  
724
 
725
 
726
  
727
   debug_1_reg
728
   0xc
729
   32
730
   read-only
731
  
732
 
733
 
734
 
735
 
736
 
737
  
738
 
739
 
740
 
741
 
742
 
743
 
744
 
745
 
746
747
 
748
749
 
750
 
751
 
752
 
753
 
754

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.