OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [wishbone/] [ip/] [wb_uart16550/] [sim/] [testbenches/] [xml/] [wb_uart16550_bus32_big_lint.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
wishbone
39
wb_uart16550
40
bus32_big_lint
41
 
42
 
43
 
44 133 jt_eaton
45 131 jt_eaton
 
46 133 jt_eaton
47
  elab_verilog
48
  102.1
49
  none
50
  :*Simulation:*
51
>
52
  ./tools/verilog/elab_verilog
53
    
54
    
55
      configuration
56
      default
57
    
58
    
59
      dest_dir
60
      io_ports
61
    
62
  
63
64 131 jt_eaton
 
65 133 jt_eaton
66
  gen_design
67
  102.1
68
  none
69
  :*Simulation:*
70
>
71
  ./tools/verilog/gen_design
72
    
73
    
74
      dest_dir
75
      io_ports
76
    
77
  
78
79 131 jt_eaton
 
80 133 jt_eaton
81 131 jt_eaton
 
82
 
83 133 jt_eaton
 
84
 
85
 
86 131 jt_eaton
87
 
88
 
89
       
90
 
91
              
92
              Dut
93
              
94
              
95
                                   spirit:library="wishbone"
96
                                   spirit:name="wb_uart16550"
97
                                   spirit:version="bus32_big_dut.params"/>
98
              
99
              
100
 
101
              
102
              lint
103
              :*Lint:*
104
              Verilog
105
              fs-lint
106
              
107
 
108
 
109
              
110
              rtl_check
111
              
112
              
113
                                   spirit:library="Testbench"
114
                                   spirit:name="toolflow"
115
                                   spirit:version="rtl_check"/>
116
              
117
              
118
 
119
 
120
      
121
 
122
 
123
 
124
 
125
 
126
127
 
128
 
129
 
130
 
131
 
132
  
133
 
134
 
135
 
136
 
137
    
138
      fs-lint
139
 
140
      
141
        
142
        ../verilog/lint/wb_uart16550_bus32_big_lint
143
        verilogSource
144
        module
145
      
146
 
147
 
148
    
149
 
150
 
151
 
152
 
153
 
154
  
155
 
156
 
157

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.