OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [cde/] [ip/] [jtag/] [rtl/] [xml/] [cde_jtag_tap.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
5
6
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
7
xmlns:socgen="http://opencores.org"
8
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
9
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
10
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
11
 
12
opencores.org
13
cde
14
jtag
15
tap  default
16
 
17
 
18
 
19
 
20
 
21
22
 
23
 jtag
24
  
25
  
26
    
27
 
28
      
29
        test_logic_reset
30
        test_logic_reset_o
31
        reg
32
        
33
      
34
 
35
      
36
        capture_dr
37
        
38
        capture_dr_o
39
        reg
40
        
41
      
42
 
43
      
44
        shift_dr
45
        
46
        shift_dr_o
47
        reg
48
        
49
      
50
 
51
      
52
        update_dr_clk
53
        update_dr_clk_o
54
        wire
55
       
56
      
57
 
58
      
59
        tdi
60
        tdi_o
61
       wire
62
      
63
      
64
 
65
      
66
      tdo
67
      
68
      tdo_i
69 133 jt_eaton
      
70 131 jt_eaton
      
71
      
72
 
73
      
74
      select
75
      
76
      select_o
77 133 jt_eaton
      
78 131 jt_eaton
      
79
      
80
 
81
      
82
      shiftcapture_dr_clk
83
      
84
      shiftcapture_dr_clk_o
85
      
86
      
87
      
88
 
89
    
90
 
91
 
92
 
93 133 jt_eaton
 aux_jtag
94
  
95
  
96
    
97 131 jt_eaton
 
98 133 jt_eaton
      
99
        test_logic_reset
100
        aux_test_logic_reset_o
101
        wire
102
        
103
      
104 131 jt_eaton
 
105 133 jt_eaton
      
106
        capture_dr
107
        
108
        aux_capture_dr_o
109
        wire
110
        
111
      
112
 
113
      
114
        shift_dr
115
        
116
        aux_shift_dr_o
117
        wire
118
        
119
      
120
 
121
      
122
        update_dr_clk
123
        aux_update_dr_clk_o
124
        wire
125
       
126
      
127
 
128
      
129
        tdi
130
        aux_tdi_o
131
       wire
132
      
133
      
134
 
135
      
136
      tdo
137
      
138
      aux_tdo_i
139
      
140
      
141
      
142
 
143
      
144
      select
145
      
146
      aux_select_o
147
      
148
      
149
      
150
 
151
      
152
      shiftcapture_dr_clk
153
      
154
      aux_shiftcapture_dr_clk_o
155
      
156
      
157
      
158
 
159
    
160
 
161
 
162
 
163
 
164
 
165 131 jt_eaton
 tclk_pad
166
  
167
  
168
  
169
    
170
      
171
        pad_in
172
        tclk_pad_in
173
      
174
 
175
    
176
 
177
 
178
 
179
 tdi_pad
180
  
181
  
182
  
183
    
184
      
185
        pad_in
186
        tdi_pad_in
187
      
188
 
189
    
190
 
191
 
192
 
193
 tms_pad
194
  
195
  
196
  
197
    
198
      
199
        pad_in
200
        tms_pad_in
201
      
202
 
203
    
204
 
205
 
206
 
207
 trst_n_pad
208
  
209
  
210
  
211
    
212
      
213
        pad_in
214
        trst_n_pad_in
215
      
216
 
217
    
218
 
219
 
220
 
221
 
222
 
223
 tdo_pad
224
  
225
  
226
  
227
    
228
      
229
        pad_out
230
        tdo_pad_out
231
      
232
      
233
        pad_oe
234
        tdo_pad_oe
235
      
236
 
237
    
238
 
239
 
240
 
241
242
 
243
 
244
 
245
 
246
 
247
 
248
 
249
 
250
 
251
 
252
253
 
254
 
255
 
256
 
257
258 134 jt_eaton
  gen_verilog
259
  104.0
260 131 jt_eaton
  none
261 134 jt_eaton
  common
262
  ./tools/verilog/gen_verilog
263
  
264 131 jt_eaton
    
265 134 jt_eaton
      destination
266
      jtag_tap
267 131 jt_eaton
    
268 134 jt_eaton
  
269 131 jt_eaton
270
 
271
 
272
 
273
 
274
275
 
276
 
277
 
278
 
279
 
280
 
281
 
282
 
283
 
284
 
285
 
286
287
       
288
 
289
              
290
              Hierarchical
291
              
292
                                   spirit:library="cde"
293
                                   spirit:name="jtag"
294 134 jt_eaton
                                   spirit:version="tap.design"/>
295 131 jt_eaton
              
296
 
297 134 jt_eaton
              
298
              verilog
299
              
300
              
301
                                   spirit:library="Testbench"
302
                                   spirit:name="toolflow"
303
                                   spirit:version="verilog"/>
304
              
305
              
306 131 jt_eaton
 
307 134 jt_eaton
 
308
 
309 131 jt_eaton
              
310 134 jt_eaton
              commoncommon
311
              Verilog
312
              
313
                     
314
                            fs-common
315
                     
316
              
317
 
318
 
319
 
320
              
321 131 jt_eaton
              sim:*Simulation:*
322
              Verilog
323
              
324
                     
325
                            fs-sim
326
                     
327
              
328
 
329
              
330
              syn:*Synthesis:*
331
              Verilog
332
              
333
                     
334
                            fs-syn
335
                     
336
              
337
 
338
 
339
 
340
 
341
 
342
             
343
              doc
344
              
345
              
346
                                   spirit:library="Testbench"
347
                                   spirit:name="toolflow"
348
                                   spirit:version="documentation"/>
349
              
350
              :*Documentation:*
351
              Verilog
352
              
353
 
354
 
355
 
356
 
357
 
358
 
359
      
360
 
361
 
362
 
363
 
364
 
365
 
366 134 jt_eaton
367 131 jt_eaton
 
368
 
369
 
370 134 jt_eaton
   
371
      fs-common
372 131 jt_eaton
 
373 134 jt_eaton
      
374
        
375
        ../verilog/tap
376
        verilogSourcefragment
377
      
378 131 jt_eaton
 
379
 
380
 
381
 
382
 
383 134 jt_eaton
   
384 131 jt_eaton
 
385
 
386
 
387
 
388
   
389
      fs-sim
390
 
391 134 jt_eaton
      
392
        
393
        ../verilog/copyright
394
        verilogSourceinclude
395
      
396 131 jt_eaton
 
397 134 jt_eaton
 
398 131 jt_eaton
      
399
        
400 134 jt_eaton
        ../verilog/common/jtag_tap
401 131 jt_eaton
        verilogSourcemodule
402
      
403
 
404
      
405
        dest_dir
406 134 jt_eaton
        ../views/sim/
407 131 jt_eaton
        verilogSourcelibraryDir
408
      
409
 
410
   
411
 
412
 
413
   
414
      fs-syn
415
 
416
      
417
        
418
        ../verilog/SYNTHESYS
419
        verilogSourceinclude
420
      
421
 
422 134 jt_eaton
      
423
        
424
        ../verilog/copyright
425
        verilogSourceinclude
426
      
427 131 jt_eaton
 
428
 
429
 
430
      
431
        
432 134 jt_eaton
        ../verilog/common/jtag_tap
433 131 jt_eaton
        verilogSourcemodule
434
      
435
 
436
 
437
      
438
        dest_dir
439 134 jt_eaton
        ../views/syn/
440 131 jt_eaton
        verilogSourcelibraryDir
441
      
442
 
443
 
444
   
445
 
446
 
447
    
448
 
449
      fs-lint
450
      
451
        dest_dir
452 134 jt_eaton
        ../views/syn/
453 131 jt_eaton
        verilogSourcelibraryDir
454
      
455
 
456
    
457
 
458
 
459
 
460
 
461 134 jt_eaton
462 131 jt_eaton
 
463
 
464
 
465 134 jt_eaton
466
INST_LENGTH4
467
INST_RETURN4'b1101
468
INST_RESET4'b1111
469
CHIP_ID_VAL32'h00000000
470
NUM_USER2
471
EXTEST4'b0000
472
USER8'b1010_1001
473
SAMPLE4'b0001
474
HIGHZ_MODE4'b0010
475
CHIP_ID_ACCESS4'b0011
476
CLAMP4'b1000
477
RPC_DATA4'b1010
478
RPC_ADD4'b1001
479
BYPASS4'b1111
480 131 jt_eaton
 
481
 
482 134 jt_eaton
483 131 jt_eaton
 
484
 
485 134 jt_eaton
486 131 jt_eaton
 
487
 
488
 
489 134 jt_eaton
 
490
tap_highz_mode
491
reg
492
out
493
494
 
495
bsr_output_mode
496
reg
497
out
498
499
 
500
bsr_tdo_i
501
wire
502
in
503
504
 
505
jtag_clk
506
wire
507
out
508
509
 
510
update_dr_o
511
reg
512
out
513
514
 
515
bsr_select_o
516
wire
517
out
518
519
 
520
521
 
522
523
 
524
 
525
 
526
 
527
 
528
 
529
 
530
 
531
 
532
 
533 131 jt_eaton

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.