OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [cde/] [ip/] [mult/] [rtl/] [xml/] [cde_mult_generic.xml] - Blame information for rev 134

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
5
6
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
7
xmlns:socgen="http://opencores.org"
8
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
9
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
10
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
11
 
12
opencores.org
13
cde
14
mult
15
generic  default
16
 
17
 
18
 
19
20
 
21
 
22
23
  gen_verilog
24
  104.0
25
  none
26
  common
27
  ./tools/verilog/gen_verilog
28
    
29
    
30
      destination
31 134 jt_eaton
      mult_generic
32 131 jt_eaton
    
33
  
34
35
 
36
 
37
 
38
 
39
40
  gen_verilogLib_sim
41
  105.0
42
  none
43
  :*Simulation:*
44
  ./tools/verilog/gen_verilogLib
45
    
46
    
47
      dest_dir
48
      ../views
49
    
50
    
51
      view
52
      sim
53
    
54
  
55
56
 
57
 
58
 
59
60
  gen_verilogLib_syn
61
  105.0
62
  none
63
  :*Synthesis:*
64
  ./tools/verilog/gen_verilogLib
65
    
66
    
67
      dest_dir
68
      ../views
69
    
70
    
71
      view
72
      syn
73
    
74
  
75
76
 
77
 
78
 
79
80
 
81
 
82
 
83
84
 
85
   
86
      fs-common
87
 
88
 
89
      
90
        ../verilog/top.generic
91
        verilogSourcefragment
92
      
93
 
94
 
95
  
96
 
97
 
98
   
99
      fs-sim
100
 
101
 
102
      
103 134 jt_eaton
        ../verilog/common/mult_generic
104 131 jt_eaton
        verilogSourcemodule
105
      
106
 
107
 
108
      
109
        ../verilog/or1200_gmultp2_32x32.v
110
        verilogSourcemodule
111
      
112
 
113
 
114
      
115
        dest_dir../views/sim/
116
        verilogSourcelibraryDir
117
      
118
 
119
  
120
 
121
 
122
   
123
      fs-syn
124
 
125
      
126 134 jt_eaton
        ../verilog/common/mult_generic
127 131 jt_eaton
        verilogSourcemodule
128
      
129
 
130
      
131
        ../verilog/or1200_gmultp2_32x32.v
132
        verilogSourcemodule
133
      
134
 
135
      
136
        dest_dir../views/syn/
137
        verilogSourcelibraryDir
138
      
139
 
140
 
141
 
142
   
143
 
144
 
145
 
146
    
147
 
148
      fs-lint
149
      
150
        dest_dir../views/syn/
151
        verilogSourcelibraryDir
152
      
153
 
154
    
155
 
156
 
157
 
158
 
159
160
 
161
 
162
 
163
 
164
 
165
 
166
 
167
168
       
169
 
170
              
171
              commoncommon
172
 
173
              Verilog
174
              
175
                     
176
                            fs-common
177
                     
178
              
179
 
180
              
181
              sim:*Simulation:*
182
 
183
              Verilog
184
              
185
                     
186
                            fs-sim
187
                     
188
              
189
 
190
 
191
 
192
              
193
              syn:*Synthesis:*
194
 
195
              Verilog
196
              
197
                     
198
                            fs-syn
199
                     
200
              
201
 
202
 
203
 
204
              
205
              doc
206
              
207
              
208
                                   spirit:library="Testbench"
209
                                   spirit:name="toolflow"
210
                                   spirit:version="documentation"/>
211
              
212
              :*Documentation:*
213
              Verilog
214
              
215
 
216
 
217
 
218
      
219
 
220
 
221
 
222
 
223
 
224
225
 
226
clk
227
wire
228
in
229
230
 
231
reset
232
wire
233
in
234
235
 
236
 
237
 
238
 
239
 
240
 
241
a_in
242
wire
243
in
244
WIDTH-10
245
246
 
247
 
248
b_in
249
wire
250
in
251
WIDTH-10
252
253
 
254
 
255
alu_op_mul
256
wire
257
in
258
259
 
260
 
261
ex_freeze
262
wire
263
in
264
265
 
266
 
267
 
268
 
269
mul_prod_r
270
reg
271
out
272
2*WIDTH-10
273
274
 
275
 
276
mul_stall
277
wire
278
out
279
280
 
281
 
282
 
283
 
284
285
 
286
287
 
288
 
289
 
290
 
291
 
292
 
293
 
294
 
295

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.