OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [doc/] [src/] [drawing/] [sch/] [ver_fig2.sch] - Blame information for rev 81

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 jt_eaton
v 20100214 2
2
C 50500 14600 1 0 0 frame_800x600.sym
3
B 53500 16900 800 1600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
4
B 52300 16900 800 1600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
5
B 50600 16900 1300 1600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
6
T 53600 18800 9 10 1 0 0 0 1
7
DUT
8
T 52400 17300 9 10 1 0 0 0 3
9
 BFM
10
MODEL
11
 
12
T 50600 17400 9 10 1 0 0 0 2
13
 TEST_DEFINE
14
 
15
L 51900 17700 52300 17700 3 0 0 0 -1 -1
16
L 51900 17600 52300 17600 3 0 0 0 -1 -1
17
L 52300 17600 52200 17500 3 0 0 0 -1 -1
18
L 52300 17700 52200 17800 3 0 0 0 -1 -1
19
L 51900 17700 52000 17800 3 0 0 0 -1 -1
20
L 51900 17600 52000 17500 3 0 0 0 -1 -1
21
L 53100 17700 53400 17700 3 0 0 0 -1 -1
22
L 53100 17600 53400 17600 3 0 0 0 -1 -1
23
L 53100 17700 53200 17800 3 0 0 0 -1 -1
24
L 53100 17600 53200 17500 3 0 0 0 -1 -1
25
L 53400 17700 53300 17800 3 0 0 0 -1 -1
26
L 53400 17600 53300 17500 3 0 0 0 -1 -1
27
T 50700 18300 9 10 1 0 0 0 1
28
CMP_A
29
T 53600 18100 9 10 1 0 0 0 1
30
CMP_A
31
B 55700 16900 700 1600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
32
B 56800 16900 800 1600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
33
B 58000 16900 1300 1600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
34
L 57600 17700 58000 17700 3 0 0 0 -1 -1
35
L 57600 17600 58000 17600 3 0 0 0 -1 -1
36
L 58000 17600 57900 17500 3 0 0 0 -1 -1
37
L 58000 17700 57900 17800 3 0 0 0 -1 -1
38
L 57600 17700 57700 17800 3 0 0 0 -1 -1
39
L 57600 17600 57700 17500 3 0 0 0 -1 -1
40
L 56500 17700 56800 17700 3 0 0 0 -1 -1
41
L 56500 17600 56800 17600 3 0 0 0 -1 -1
42
L 56500 17700 56600 17800 3 0 0 0 -1 -1
43
L 56500 17600 56600 17500 3 0 0 0 -1 -1
44
L 56800 17700 56700 17800 3 0 0 0 -1 -1
45
L 56800 17600 56700 17500 3 0 0 0 -1 -1
46
T 56900 17300 9 10 1 0 0 0 3
47
 BFM
48
MODEL
49
 
50
T 58000 17400 9 10 1 0 0 0 2
51
 TEST_DEFINE
52
 
53
T 58600 18200 9 10 1 0 0 0 1
54
CMP_C
55
T 55700 18100 9 10 1 0 0 0 1
56
CMP_C
57
B 53400 16400 3100 2800 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
58
T 51100 19500 9 10 1 0 0 0 1
59
TEST_CASE
60
B 54600 16900 800 1600 3 0 0 0 -1 -1 0 -1 -1 -1 -1 -1
61
T 54700 18100 9 10 1 0 0 0 1
62
CMP_B
63
L 54300 18000 54600 18000 3 0 0 0 -1 -1
64
L 55400 18000 55700 18000 3 0 0 0 -1 -1
65
L 54300 17700 54600 17700 3 0 0 0 -1 -1
66
L 55400 17700 55700 17700 3 0 0 0 -1 -1
67
L 54300 17400 54600 17400 3 0 0 0 -1 -1
68
L 55400 17400 55700 17400 3 0 0 0 -1 -1

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.