1 |
36 |
gedra |
----------------------------------------------------------------------
|
2 |
|
|
---- ----
|
3 |
|
|
---- WISHBONE SPDIF IP Core ----
|
4 |
|
|
---- ----
|
5 |
|
|
---- This file is part of the SPDIF project ----
|
6 |
|
|
---- http://www.opencores.org/cores/spdif_interface/ ----
|
7 |
|
|
---- ----
|
8 |
|
|
---- Description ----
|
9 |
|
|
---- SPDIF receiver. Top level entity for the receiver core. ----
|
10 |
|
|
---- ----
|
11 |
|
|
---- ----
|
12 |
|
|
---- To Do: ----
|
13 |
|
|
---- - ----
|
14 |
|
|
---- ----
|
15 |
|
|
---- Author(s): ----
|
16 |
|
|
---- - Geir Drange, gedra@opencores.org ----
|
17 |
|
|
---- ----
|
18 |
|
|
----------------------------------------------------------------------
|
19 |
|
|
---- ----
|
20 |
|
|
---- Copyright (C) 2004 Authors and OPENCORES.ORG ----
|
21 |
|
|
---- ----
|
22 |
|
|
---- This source file may be used and distributed without ----
|
23 |
|
|
---- restriction provided that this copyright statement is not ----
|
24 |
|
|
---- removed from the file and that any derivative work contains ----
|
25 |
|
|
---- the original copyright notice and the associated disclaimer. ----
|
26 |
|
|
---- ----
|
27 |
|
|
---- This source file is free software; you can redistribute it ----
|
28 |
|
|
---- and/or modify it under the terms of the GNU Lesser General ----
|
29 |
|
|
---- Public License as published by the Free Software Foundation; ----
|
30 |
|
|
---- either version 2.1 of the License, or (at your option) any ----
|
31 |
|
|
---- later version. ----
|
32 |
|
|
---- ----
|
33 |
|
|
---- This source is distributed in the hope that it will be ----
|
34 |
|
|
---- useful, but WITHOUT ANY WARRANTY; without even the implied ----
|
35 |
|
|
---- warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ----
|
36 |
|
|
---- PURPOSE. See the GNU Lesser General Public License for more ----
|
37 |
|
|
---- details. ----
|
38 |
|
|
---- ----
|
39 |
|
|
---- You should have received a copy of the GNU Lesser General ----
|
40 |
|
|
---- Public License along with this source; if not, download it ----
|
41 |
|
|
---- from http://www.opencores.org/lgpl.shtml ----
|
42 |
|
|
---- ----
|
43 |
|
|
----------------------------------------------------------------------
|
44 |
|
|
--
|
45 |
|
|
-- CVS Revision History
|
46 |
|
|
--
|
47 |
|
|
-- $Log: not supported by cvs2svn $
|
48 |
62 |
gedra |
-- Revision 1.5 2004/07/19 16:58:37 gedra
|
49 |
|
|
-- Fixed bug.
|
50 |
|
|
--
|
51 |
58 |
gedra |
-- Revision 1.4 2004/07/12 17:06:41 gedra
|
52 |
|
|
-- Fixed bug with lock event generation.
|
53 |
|
|
--
|
54 |
42 |
gedra |
-- Revision 1.3 2004/07/11 16:19:50 gedra
|
55 |
|
|
-- Bug-fix.
|
56 |
|
|
--
|
57 |
39 |
gedra |
-- Revision 1.2 2004/06/27 16:16:55 gedra
|
58 |
|
|
-- Signal renaming and bug fix.
|
59 |
|
|
--
|
60 |
38 |
gedra |
-- Revision 1.1 2004/06/26 14:13:56 gedra
|
61 |
|
|
-- Top level entity for receiver.
|
62 |
36 |
gedra |
--
|
63 |
38 |
gedra |
--
|
64 |
36 |
gedra |
|
65 |
|
|
library IEEE;
|
66 |
|
|
use IEEE.std_logic_1164.all;
|
67 |
|
|
use work.rx_package.all;
|
68 |
|
|
|
69 |
|
|
entity rx_spdif is
|
70 |
58 |
gedra |
generic (DATA_WIDTH: integer range 16 to 32;
|
71 |
|
|
ADDR_WIDTH: integer range 8 to 64;
|
72 |
|
|
CH_ST_CAPTURE: integer range 0 to 8;
|
73 |
|
|
WISHBONE_FREQ: natural);
|
74 |
36 |
gedra |
port (
|
75 |
|
|
-- Wishbone interface
|
76 |
|
|
wb_clk_i: in std_logic;
|
77 |
|
|
wb_rst_i: in std_logic;
|
78 |
|
|
wb_sel_i: in std_logic;
|
79 |
|
|
wb_stb_i: in std_logic;
|
80 |
|
|
wb_we_i: in std_logic;
|
81 |
|
|
wb_cyc_i: in std_logic;
|
82 |
|
|
wb_bte_i: in std_logic_vector(1 downto 0);
|
83 |
|
|
wb_cti_i: in std_logic_vector(2 downto 0);
|
84 |
|
|
wb_adr_i: in std_logic_vector(ADDR_WIDTH - 1 downto 0);
|
85 |
|
|
wb_dat_i: in std_logic_vector(DATA_WIDTH -1 downto 0);
|
86 |
|
|
wb_ack_o: out std_logic;
|
87 |
|
|
wb_dat_o: out std_logic_vector(DATA_WIDTH - 1 downto 0);
|
88 |
|
|
-- Interrupt line
|
89 |
|
|
rx_int_o: out std_logic;
|
90 |
|
|
-- SPDIF input signal
|
91 |
|
|
spdif_rx_i: in std_logic);
|
92 |
|
|
end rx_spdif;
|
93 |
|
|
|
94 |
|
|
architecture rtl of rx_spdif is
|
95 |
|
|
|
96 |
|
|
signal data_out, ver_dout : std_logic_vector(DATA_WIDTH - 1 downto 0);
|
97 |
|
|
signal ver_rd : std_logic;
|
98 |
39 |
gedra |
signal conf_rxen, conf_sample, evt_en, conf_chas, conf_valid : std_logic;
|
99 |
36 |
gedra |
signal conf_blken, conf_valen, conf_useren, conf_staten : std_logic;
|
100 |
|
|
signal conf_paren, config_rd, config_wr : std_logic;
|
101 |
|
|
signal conf_mode : std_logic_vector(3 downto 0);
|
102 |
|
|
signal conf_bits, conf_dout : std_logic_vector(DATA_WIDTH - 1 downto 0);
|
103 |
|
|
signal status_rd : std_logic;
|
104 |
|
|
signal stat_dout: std_logic_vector(DATA_WIDTH - 1 downto 0);
|
105 |
|
|
signal imask_bits, imask_dout: std_logic_vector(DATA_WIDTH - 1 downto 0);
|
106 |
|
|
signal imask_rd, imask_wr : std_logic;
|
107 |
|
|
signal istat_dout, istat_events: std_logic_vector(DATA_WIDTH - 1 downto 0);
|
108 |
62 |
gedra |
signal istat_rd, istat_wr, istat_lock : std_logic;
|
109 |
|
|
signal istat_lsbf, istat_hsbf, istat_paritya, istat_parityb: std_logic;
|
110 |
36 |
gedra |
signal istat_cap : std_logic_vector(7 downto 0);
|
111 |
|
|
signal ch_st_cap_rd, ch_st_cap_wr, ch_st_data_rd: std_logic_vector(7 downto 0);
|
112 |
|
|
signal cap_dout : bus_array;
|
113 |
|
|
signal ch_data, ud_a_en, ud_b_en, cs_a_en, cs_b_en: std_logic;
|
114 |
|
|
signal mem_rd, sample_wr : std_logic;
|
115 |
|
|
signal sample_din, sample_dout : std_logic_vector(DATA_WIDTH - 1 downto 0);
|
116 |
62 |
gedra |
signal sbuf_wr_adr, sbuf_rd_adr : std_logic_vector(ADDR_WIDTH - 2 downto 0);
|
117 |
36 |
gedra |
signal lock, rx_frame_start: std_logic;
|
118 |
|
|
signal rx_data, rx_data_en, rx_block_start: std_logic;
|
119 |
42 |
gedra |
signal rx_channel_a, rx_error, lock_evt: std_logic;
|
120 |
36 |
gedra |
|
121 |
|
|
begin
|
122 |
|
|
|
123 |
|
|
-- Data bus or'ing
|
124 |
|
|
DB16: if DATA_WIDTH = 16 generate
|
125 |
|
|
data_out <= ver_dout or conf_dout or stat_dout or imask_dout or istat_dout
|
126 |
|
|
when wb_adr_i(ADDR_WIDTH - 1) = '0' else sample_dout;
|
127 |
|
|
end generate DB16;
|
128 |
|
|
DB32: if DATA_WIDTH = 32 generate
|
129 |
|
|
data_out <= ver_dout or conf_dout or stat_dout or imask_dout or istat_dout or
|
130 |
|
|
cap_dout(1) or cap_dout(2) or cap_dout(3) or cap_dout(4) or
|
131 |
58 |
gedra |
cap_dout(5) or cap_dout(6) or cap_dout(7) or cap_dout(0) when
|
132 |
36 |
gedra |
wb_adr_i(ADDR_WIDTH - 1) = '0' else sample_dout;
|
133 |
|
|
end generate DB32;
|
134 |
|
|
|
135 |
|
|
-- Wishbone bus cycle decoder
|
136 |
|
|
WB: rx_wb_decoder
|
137 |
|
|
generic map (
|
138 |
|
|
DATA_WIDTH => DATA_WIDTH,
|
139 |
|
|
ADDR_WIDTH => ADDR_WIDTH)
|
140 |
|
|
port map (
|
141 |
|
|
wb_clk_i => wb_clk_i,
|
142 |
|
|
wb_rst_i => wb_rst_i,
|
143 |
|
|
wb_sel_i => wb_sel_i,
|
144 |
|
|
wb_stb_i => wb_stb_i,
|
145 |
|
|
wb_we_i => wb_we_i,
|
146 |
|
|
wb_cyc_i => wb_cyc_i,
|
147 |
|
|
wb_bte_i => wb_bte_i,
|
148 |
|
|
wb_cti_i => wb_cti_i,
|
149 |
|
|
wb_adr_i => wb_adr_i,
|
150 |
|
|
data_out => data_out,
|
151 |
|
|
wb_ack_o => wb_ack_o,
|
152 |
|
|
wb_dat_o => wb_dat_o,
|
153 |
|
|
version_rd => ver_rd,
|
154 |
|
|
config_rd => config_rd,
|
155 |
|
|
config_wr => config_wr,
|
156 |
|
|
status_rd => status_rd,
|
157 |
|
|
intmask_rd => imask_rd,
|
158 |
|
|
intmask_wr => imask_wr,
|
159 |
|
|
intstat_rd => istat_rd,
|
160 |
|
|
intstat_wr => istat_wr,
|
161 |
|
|
mem_rd => mem_rd,
|
162 |
62 |
gedra |
mem_addr => sbuf_rd_adr,
|
163 |
36 |
gedra |
ch_st_cap_rd => ch_st_cap_rd,
|
164 |
|
|
ch_st_cap_wr => ch_st_cap_wr,
|
165 |
|
|
ch_st_data_rd => ch_st_data_rd);
|
166 |
|
|
|
167 |
|
|
-- Version register
|
168 |
|
|
VER : rx_ver_reg
|
169 |
|
|
generic map (
|
170 |
|
|
DATA_WIDTH => DATA_WIDTH,
|
171 |
|
|
ADDR_WIDTH => ADDR_WIDTH,
|
172 |
|
|
CH_ST_CAPTURE => CH_ST_CAPTURE)
|
173 |
|
|
port map (
|
174 |
|
|
ver_rd => ver_rd,
|
175 |
|
|
ver_dout => ver_dout);
|
176 |
|
|
|
177 |
|
|
-- Configuration register
|
178 |
|
|
CG32: if DATA_WIDTH = 32 generate
|
179 |
|
|
CONF: gen_control_reg
|
180 |
|
|
generic map (
|
181 |
|
|
DATA_WIDTH => 32,
|
182 |
|
|
ACTIVE_BIT_MASK => "11111100000000001111111100000000")
|
183 |
|
|
port map (
|
184 |
|
|
clk => wb_clk_i,
|
185 |
|
|
rst => wb_rst_i,
|
186 |
|
|
ctrl_wr => config_wr,
|
187 |
|
|
ctrl_rd => config_rd,
|
188 |
|
|
ctrl_din => wb_dat_i,
|
189 |
|
|
ctrl_dout => conf_dout,
|
190 |
|
|
ctrl_bits => conf_bits);
|
191 |
|
|
conf_mode(3 downto 0) <= conf_bits(23 downto 20);
|
192 |
|
|
conf_paren <= conf_bits(19);
|
193 |
|
|
conf_staten <= conf_bits(18);
|
194 |
|
|
conf_useren <= conf_bits(17);
|
195 |
|
|
conf_valen <= conf_bits(16);
|
196 |
|
|
end generate CG32;
|
197 |
|
|
CG16: if DATA_WIDTH = 16 generate
|
198 |
|
|
CONF: gen_control_reg
|
199 |
|
|
generic map (
|
200 |
|
|
DATA_WIDTH => 16,
|
201 |
|
|
ACTIVE_BIT_MASK => "1111110000000000")
|
202 |
|
|
port map (
|
203 |
|
|
clk => wb_clk_i,
|
204 |
|
|
rst => wb_rst_i,
|
205 |
|
|
ctrl_wr => config_wr,
|
206 |
|
|
ctrl_rd => config_rd,
|
207 |
|
|
ctrl_din => wb_dat_i,
|
208 |
|
|
ctrl_dout => conf_dout,
|
209 |
|
|
ctrl_bits => conf_bits);
|
210 |
62 |
gedra |
conf_mode(3 downto 0) <= "0000";
|
211 |
|
|
conf_paren <= '0';
|
212 |
|
|
conf_staten <= '0';
|
213 |
|
|
conf_useren <= '0';
|
214 |
|
|
conf_valen <= '0';
|
215 |
36 |
gedra |
end generate CG16;
|
216 |
|
|
conf_blken <= conf_bits(5);
|
217 |
|
|
conf_valid <= conf_bits(4);
|
218 |
|
|
conf_chas <= conf_bits(3);
|
219 |
39 |
gedra |
evt_en <= conf_bits(2);
|
220 |
36 |
gedra |
conf_sample <= conf_bits(1);
|
221 |
|
|
conf_rxen <= conf_bits(0);
|
222 |
|
|
|
223 |
|
|
-- status register
|
224 |
|
|
STAT : rx_status_reg
|
225 |
|
|
generic map (
|
226 |
|
|
DATA_WIDTH => DATA_WIDTH)
|
227 |
|
|
port map (
|
228 |
|
|
wb_clk_i => wb_clk_i,
|
229 |
|
|
status_rd => status_rd,
|
230 |
|
|
lock => lock,
|
231 |
|
|
chas => conf_chas,
|
232 |
38 |
gedra |
rx_block_start => rx_block_start,
|
233 |
36 |
gedra |
ch_data => rx_data,
|
234 |
|
|
cs_a_en => cs_a_en,
|
235 |
|
|
cs_b_en => cs_b_en,
|
236 |
|
|
status_dout => stat_dout);
|
237 |
|
|
|
238 |
|
|
-- interrupt mask register
|
239 |
|
|
IM32: if DATA_WIDTH = 32 generate
|
240 |
|
|
IMASK: gen_control_reg
|
241 |
|
|
generic map (
|
242 |
|
|
DATA_WIDTH => 32,
|
243 |
|
|
ACTIVE_BIT_MASK => "11111000000000001111111100000000")
|
244 |
|
|
port map (
|
245 |
|
|
clk => wb_clk_i,
|
246 |
|
|
rst => wb_rst_i,
|
247 |
|
|
ctrl_wr => imask_wr,
|
248 |
|
|
ctrl_rd => imask_rd,
|
249 |
|
|
ctrl_din => wb_dat_i,
|
250 |
|
|
ctrl_dout => imask_dout,
|
251 |
|
|
ctrl_bits => imask_bits);
|
252 |
|
|
end generate IM32;
|
253 |
|
|
IM16: if DATA_WIDTH = 16 generate
|
254 |
|
|
IMASK: gen_control_reg
|
255 |
|
|
generic map (
|
256 |
|
|
DATA_WIDTH => 16,
|
257 |
|
|
ACTIVE_BIT_MASK => "1111100000000000")
|
258 |
|
|
port map (
|
259 |
|
|
clk => wb_clk_i,
|
260 |
|
|
rst => wb_rst_i,
|
261 |
|
|
ctrl_wr => imask_wr,
|
262 |
|
|
ctrl_rd => imask_rd,
|
263 |
|
|
ctrl_din => wb_dat_i,
|
264 |
|
|
ctrl_dout => imask_dout,
|
265 |
|
|
ctrl_bits => imask_bits);
|
266 |
|
|
end generate IM16;
|
267 |
|
|
|
268 |
|
|
-- interrupt status register
|
269 |
|
|
ISTAT: gen_event_reg
|
270 |
|
|
generic map (
|
271 |
|
|
DATA_WIDTH => DATA_WIDTH)
|
272 |
|
|
port map (
|
273 |
|
|
clk => wb_clk_i,
|
274 |
|
|
rst => wb_rst_i,
|
275 |
|
|
evt_wr => istat_wr,
|
276 |
|
|
evt_rd => istat_rd,
|
277 |
|
|
evt_din => wb_dat_i,
|
278 |
|
|
evt_dout => istat_dout,
|
279 |
|
|
event => istat_events,
|
280 |
|
|
evt_mask => imask_bits,
|
281 |
39 |
gedra |
evt_en => evt_en,
|
282 |
36 |
gedra |
evt_irq => rx_int_o);
|
283 |
42 |
gedra |
istat_events(0) <= lock_evt;
|
284 |
36 |
gedra |
istat_events(1) <= istat_lsbf;
|
285 |
|
|
istat_events(2) <= istat_hsbf;
|
286 |
|
|
istat_events(3) <= istat_paritya;
|
287 |
|
|
istat_events(4) <= istat_parityb;
|
288 |
|
|
istat_events(15 downto 5) <= (others => '0');
|
289 |
|
|
IS32: if DATA_WIDTH = 32 generate
|
290 |
|
|
istat_events(23 downto 16) <= istat_cap(7 downto 0);
|
291 |
58 |
gedra |
istat_events(31 downto 24) <= (others => '0');
|
292 |
36 |
gedra |
end generate IS32;
|
293 |
|
|
|
294 |
|
|
-- capture registers
|
295 |
|
|
GCAP: if DATA_WIDTH = 32 and CH_ST_CAPTURE > 0 generate
|
296 |
|
|
CAPR: for k in 0 to CH_ST_CAPTURE - 1 generate
|
297 |
|
|
CHST: rx_cap_reg
|
298 |
|
|
port map (
|
299 |
|
|
clk => wb_clk_i,
|
300 |
|
|
rst => wb_rst_i,
|
301 |
|
|
cap_ctrl_wr => ch_st_cap_wr(k),
|
302 |
|
|
cap_ctrl_rd => ch_st_cap_rd(k),
|
303 |
|
|
cap_data_rd => ch_st_data_rd(k),
|
304 |
|
|
cap_din => wb_dat_i,
|
305 |
|
|
cap_dout => cap_dout(k),
|
306 |
|
|
cap_evt => istat_cap(k),
|
307 |
38 |
gedra |
rx_block_start => rx_block_start,
|
308 |
36 |
gedra |
ch_data => rx_data,
|
309 |
|
|
ud_a_en => ud_a_en,
|
310 |
|
|
ud_b_en => ud_b_en,
|
311 |
|
|
cs_a_en => cs_a_en,
|
312 |
|
|
cs_b_en => cs_b_en);
|
313 |
|
|
end generate CAPR;
|
314 |
|
|
-- unused capture registers set to zero
|
315 |
|
|
UCAPR: if CH_ST_CAPTURE < 8 generate
|
316 |
58 |
gedra |
UC: for k in CH_ST_CAPTURE to 7 generate
|
317 |
36 |
gedra |
cap_dout(k) <= (others => '0');
|
318 |
|
|
end generate UC;
|
319 |
|
|
end generate UCAPR;
|
320 |
|
|
end generate GCAP;
|
321 |
|
|
|
322 |
|
|
-- Sample buffer memory
|
323 |
|
|
MEM: dpram
|
324 |
|
|
generic map (
|
325 |
|
|
DATA_WIDTH => DATA_WIDTH,
|
326 |
|
|
RAM_WIDTH => ADDR_WIDTH - 1)
|
327 |
|
|
port map (
|
328 |
|
|
clk => wb_clk_i,
|
329 |
|
|
rst => wb_rst_i,
|
330 |
|
|
din => sample_din,
|
331 |
|
|
wr_en => sample_wr,
|
332 |
|
|
rd_en => mem_rd,
|
333 |
|
|
wr_addr => sbuf_wr_adr,
|
334 |
62 |
gedra |
rd_addr => sbuf_rd_adr,
|
335 |
36 |
gedra |
dout => sample_dout);
|
336 |
|
|
|
337 |
|
|
-- phase decoder
|
338 |
|
|
PDET: rx_phase_det
|
339 |
|
|
generic map (
|
340 |
|
|
WISHBONE_FREQ => WISHBONE_FREQ) -- WishBone frequency in MHz
|
341 |
|
|
port map (
|
342 |
|
|
wb_clk_i => wb_clk_i,
|
343 |
|
|
rxen => conf_rxen,
|
344 |
|
|
spdif => spdif_rx_i,
|
345 |
|
|
lock => lock,
|
346 |
42 |
gedra |
lock_evt => lock_evt,
|
347 |
36 |
gedra |
rx_data => rx_data,
|
348 |
|
|
rx_data_en => rx_data_en,
|
349 |
|
|
rx_block_start => rx_block_start,
|
350 |
|
|
rx_frame_start => rx_frame_start,
|
351 |
|
|
rx_channel_a => rx_channel_a,
|
352 |
|
|
rx_error => rx_error,
|
353 |
|
|
ud_a_en => ud_a_en,
|
354 |
|
|
ud_b_en => ud_b_en,
|
355 |
|
|
cs_a_en => cs_a_en,
|
356 |
|
|
cs_b_en => cs_b_en);
|
357 |
|
|
|
358 |
|
|
-- frame decoder
|
359 |
|
|
FDEC: rx_decode
|
360 |
|
|
generic map (
|
361 |
|
|
DATA_WIDTH => DATA_WIDTH,
|
362 |
|
|
ADDR_WIDTH => ADDR_WIDTH)
|
363 |
|
|
port map (
|
364 |
|
|
wb_clk_i => wb_clk_i,
|
365 |
|
|
conf_rxen => conf_rxen,
|
366 |
|
|
conf_sample => conf_sample,
|
367 |
|
|
conf_valid => conf_valid,
|
368 |
|
|
conf_mode => conf_mode,
|
369 |
|
|
conf_blken => conf_blken,
|
370 |
|
|
conf_valen => conf_valen,
|
371 |
|
|
conf_useren => conf_useren,
|
372 |
|
|
conf_staten => conf_staten,
|
373 |
|
|
conf_paren => conf_paren,
|
374 |
|
|
lock => lock,
|
375 |
|
|
rx_data => rx_data,
|
376 |
|
|
rx_data_en => rx_data_en,
|
377 |
|
|
rx_block_start => rx_block_start,
|
378 |
|
|
rx_frame_start => rx_frame_start,
|
379 |
|
|
rx_channel_a => rx_channel_a,
|
380 |
|
|
wr_en => sample_wr,
|
381 |
|
|
wr_addr => sbuf_wr_adr,
|
382 |
|
|
wr_data => sample_din,
|
383 |
|
|
stat_paritya => istat_paritya,
|
384 |
|
|
stat_parityb => istat_parityb,
|
385 |
|
|
stat_lsbf => istat_lsbf,
|
386 |
|
|
stat_hsbf => istat_hsbf);
|
387 |
|
|
|
388 |
|
|
end rtl;
|
389 |
|
|
|