1 |
7 |
jeaander |
# -------------------------------------------------------------------------- #
|
2 |
|
|
#
|
3 |
|
|
# Copyright (C) 1991-2014 Altera Corporation. All rights reserved.
|
4 |
|
|
# Your use of Altera Corporation's design tools, logic functions
|
5 |
|
|
# and other software and tools, and its AMPP partner logic
|
6 |
|
|
# functions, and any output files from any of the foregoing
|
7 |
|
|
# (including device programming or simulation files), and any
|
8 |
|
|
# associated documentation or information are expressly subject
|
9 |
|
|
# to the terms and conditions of the Altera Program License
|
10 |
|
|
# Subscription Agreement, the Altera Quartus II License Agreement,
|
11 |
|
|
# the Altera MegaCore Function License Agreement, or other
|
12 |
|
|
# applicable license agreement, including, without limitation,
|
13 |
|
|
# that your use is for the sole purpose of programming logic
|
14 |
|
|
# devices manufactured by Altera and sold by Altera or its
|
15 |
|
|
# authorized distributors. Please refer to the applicable
|
16 |
|
|
# agreement for further details.
|
17 |
|
|
#
|
18 |
|
|
# -------------------------------------------------------------------------- #
|
19 |
|
|
#
|
20 |
|
|
# Quartus II 64-Bit
|
21 |
|
|
# Version 14.0.0 Build 200 06/17/2014 SJ Web Edition
|
22 |
|
|
# Date created = 13:24:50 February 20, 2015
|
23 |
|
|
#
|
24 |
|
|
# -------------------------------------------------------------------------- #
|
25 |
|
|
#
|
26 |
|
|
# Notes:
|
27 |
|
|
#
|
28 |
|
|
# 1) The default values for assignments are stored in the file:
|
29 |
|
|
# sport_top_assignment_defaults.qdf
|
30 |
|
|
# If this file doesn't exist, see file:
|
31 |
|
|
# assignment_defaults.qdf
|
32 |
|
|
#
|
33 |
|
|
# 2) Altera recommends that you do not modify this file. This
|
34 |
|
|
# file is updated automatically by the Quartus II software
|
35 |
|
|
# and any changes you make may be lost or overwritten.
|
36 |
|
|
#
|
37 |
|
|
# -------------------------------------------------------------------------- #
|
38 |
|
|
|
39 |
|
|
|
40 |
|
|
set_global_assignment -name FAMILY "Cyclone IV GX"
|
41 |
|
|
set_global_assignment -name DEVICE EP4CGX15BF14C6
|
42 |
|
|
set_global_assignment -name TOP_LEVEL_ENTITY sport_top
|
43 |
|
|
set_global_assignment -name ORIGINAL_QUARTUS_VERSION 14.0
|
44 |
|
|
set_global_assignment -name PROJECT_CREATION_TIME_DATE "13:24:50 FEBRUARY 20, 2015"
|
45 |
|
|
set_global_assignment -name LAST_QUARTUS_VERSION 14.0
|
46 |
|
|
set_global_assignment -name VERILOG_FILE ../../rtl/verilog/wb_interface.v
|
47 |
|
|
set_global_assignment -name VERILOG_FILE ../../rtl/verilog/sport_top.v
|
48 |
|
|
set_global_assignment -name VERILOG_FILE ../../rtl/verilog/sport_defines.v
|
49 |
|
|
set_global_assignment -name VERILOG_FILE ../../rtl/verilog/fifos.v
|
50 |
|
|
set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files
|
51 |
|
|
set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0
|
52 |
|
|
set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85
|
53 |
|
|
set_global_assignment -name DEVICE_FILTER_PACKAGE FBGA
|
54 |
|
|
set_global_assignment -name DEVICE_FILTER_PIN_COUNT 169
|
55 |
|
|
set_global_assignment -name DEVICE_FILTER_SPEED_GRADE 6
|
56 |
|
|
set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 1
|
57 |
|
|
set_global_assignment -name NOMINAL_CORE_SUPPLY_VOLTAGE 1.2V
|
58 |
|
|
set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (Verilog)"
|
59 |
|
|
set_global_assignment -name EDA_OUTPUT_DATA_FORMAT "VERILOG HDL" -section_id eda_simulation
|
60 |
|
|
set_global_assignment -name STRATIX_DEVICE_IO_STANDARD "2.5 V"
|
61 |
|
|
set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top
|
62 |
|
|
set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top
|
63 |
|
|
set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top
|
64 |
|
|
set_location_assignment IOBANK_3 -to wb_dat_o[0]
|
65 |
|
|
set_location_assignment IOBANK_3 -to DRxPRI
|
66 |
|
|
set_location_assignment IOBANK_3A -to DRxSEC
|
67 |
|
|
set_location_assignment IOBANK_4 -to DTxPRI
|
68 |
|
|
set_location_assignment IOBANK_6 -to DTxSEC
|
69 |
|
|
set_location_assignment IOBANK_6 -to RSCLKx
|
70 |
|
|
set_location_assignment IOBANK_7 -to TFSx
|
71 |
|
|
set_location_assignment IOBANK_8 -to TRSx
|
72 |
|
|
set_location_assignment PIN_B11 -to TSCLKx
|
73 |
|
|
set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top
|