1 |
7 |
jeaander |
//! **************************************************************************
|
2 |
|
|
// Written by: Map P.20131013 on Fri Feb 20 14:08:53 2015
|
3 |
|
|
//! **************************************************************************
|
4 |
|
|
|
5 |
|
|
SCHEMATIC START;
|
6 |
|
|
COMP "RFSx" LOCATE = SITE "A7" LEVEL 1;
|
7 |
|
|
COMP "RSCLKx" LOCATE = SITE "A6" LEVEL 1;
|
8 |
|
|
COMP "TFSx" LOCATE = SITE "A8" LEVEL 1;
|
9 |
|
|
COMP "DRxSEC" LOCATE = SITE "A3" LEVEL 1;
|
10 |
|
|
COMP "DRxPRI" LOCATE = SITE "A2" LEVEL 1;
|
11 |
|
|
COMP "DTxSEC" LOCATE = SITE "A5" LEVEL 1;
|
12 |
|
|
COMP "DTxPRI" LOCATE = SITE "A4" LEVEL 1;
|
13 |
|
|
TIMEGRP txclk = BEL "txsampleCnt_tx_0" BEL "txsampleCnt_tx_1" BEL
|
14 |
|
|
"txsampleCnt_tx_2" BEL "txsampleCnt_tx_3" BEL "txsampleCnt_tx_4" BEL
|
15 |
|
|
"txpacketCnt_tx_0" BEL "txpacketCnt_tx_1" BEL "txpacketCnt_tx_2" BEL
|
16 |
|
|
"txpacketCnt_tx_3" BEL "txpacketCnt_tx_4" BEL "txpacketCnt_tx_5" BEL
|
17 |
|
|
"txpacketCnt_tx_6" BEL "txpacketCnt_tx_7" BEL "txpacketCnt_tx_8" BEL
|
18 |
|
|
"txpacketCnt_tx_9" BEL "tx_start_tx" BEL "txfs_rnm0" BEL
|
19 |
|
|
"state_FSM_FFd1" BEL "state_FSM_FFd2" BEL "TSCLKx" BEL
|
20 |
|
|
"TSCLKx_OBUF_BUFG.GCLKMUX" BEL "TSCLKx_OBUF_BUFG";
|
21 |
|
|
TIMEGRP rxclk = BEL "rxfs_rnm0" BEL "RSCLKx" BEL "RSCLKx_OBUF_BUFG.GCLKMUX"
|
22 |
|
|
BEL "RSCLKx_OBUF_BUFG";
|
23 |
|
|
TIMEGRP wb_clk_i = BEL "wb_interface/rxreg_0" BEL "wb_interface/rxreg_15" BEL
|
24 |
|
|
"wb_interface/rxreg_17" BEL "wb_interface/rxreg_20" BEL
|
25 |
|
|
"wb_interface/txreg_20" BEL "wb_interface/txreg_17" BEL
|
26 |
|
|
"wb_interface/txreg_16" BEL "wb_interface/txreg_14" BEL
|
27 |
|
|
"wb_interface/txreg_13" BEL "wb_interface/txreg_12" BEL
|
28 |
|
|
"wb_interface/txreg_11" BEL "wb_interface/txreg_10" BEL
|
29 |
|
|
"wb_interface/txreg_9" BEL "wb_interface/txreg_8" BEL
|
30 |
|
|
"wb_interface/txreg_7" BEL "wb_interface/txreg_6" BEL
|
31 |
|
|
"wb_interface/txreg_5" BEL "wb_interface/txreg_4" BEL
|
32 |
|
|
"wb_interface/txreg_3" BEL "wb_interface/txreg_2" BEL
|
33 |
|
|
"wb_interface/txreg_1" BEL "wb_interface/txreg_0" BEL
|
34 |
|
|
"wb_interface/ack" BEL "wb_interface/rty" BEL
|
35 |
|
|
"wb_clk_i_BUFGP/BUFG.GCLKMUX" BEL "wb_clk_i_BUFGP/BUFG";
|
36 |
|
|
TS_rxclk = PERIOD TIMEGRP "rxclk" 20 ns HIGH 50%;
|
37 |
|
|
TS_txclk = PERIOD TIMEGRP "txclk" 20 ns HIGH 50%;
|
38 |
|
|
TS_wb_clk_i = PERIOD TIMEGRP "wb_clk_i" 10 ns HIGH 50%;
|
39 |
|
|
SCHEMATIC END;
|
40 |
|
|
|