OpenCores
URL https://opencores.org/ocsvn/ssbcc/ssbcc/trunk

Subversion Repositories ssbcc

[/] [ssbcc/] [trunk/] [core/] [9x8/] [peripherals/] [AXI4_Lite_Slave_DualPortRAM.v] - Blame information for rev 2

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 sinclairrf
//
2
// PERIPHERAL:  AXI4-Lite slave dual-port-RAM interface
3
//
4
// Note:  While the AXI4-Lite protocol allows simultaneous read and write
5
// operations, only one side of the dual-port RAM is available to the AXI4-lite
6
// interface.  This requires internal arbitration between the two operations
7
// with either the first or the write operation being preferred.
8
//
9
// Note:  The dual-port-ram is implemented as write-through memory.
10
//
11
// Note:  Xilinx' distributed RAM does not support dual-port write operations,
12
//        so a Block RAM coding style is used instead.
13
//
14
generate
15
localparam L__SIZE = @SIZE@;
16
localparam L__NBITS_SIZE = $clog2(L__SIZE);
17
localparam L__RESP_OKAY = 2'b00;
18
localparam L__RESP_EXOKAY = 2'b01;
19
localparam L__RESP_SLVERR = 2'b10;
20
localparam L__RESP_DECERR = 2'b11;
21
// AXI4-Lite side of the dual-port memory;
22
initial o_bresp = L__RESP_OKAY;
23
initial o_rresp = L__RESP_OKAY;
24
reg                     s__axi_idle             = 1'b1;
25
reg                     s__axi_got_waddr        = 1'b0;
26
reg                     s__axi_got_wdata        = 1'b0;
27
reg                     s__axi_got_raddr        = 1'b0;
28
reg [L__NBITS_SIZE-1:2] s__axi_addr             = {(L__NBITS_SIZE-2){1'b0}};
29
always @ (posedge i_aclk)
30
  if (~i_aresetn) begin
31
    s__axi_idle         <= 1'b1;
32
    s__axi_got_waddr    <= 1'b0;
33
    s__axi_got_wdata    <= 1'b0;
34
    s__axi_got_raddr    <= 1'b0;
35
    s__axi_addr         <= {(L__NBITS_SIZE-2){1'b0}};
36
  end else begin
37
    s__axi_idle         <= s__axi_idle;
38
    s__axi_got_waddr    <= s__axi_got_waddr;
39
    s__axi_got_wdata    <= s__axi_got_wdata;
40
    s__axi_got_raddr    <= s__axi_got_raddr;
41
    s__axi_addr         <= s__axi_addr;
42
    o_awready           <= 1'b0;
43
    o_wready            <= 1'b0;
44
    o_arready           <= 1'b0;
45
    if (s__axi_idle) begin
46
      if (i_awvalid) begin
47
        s__axi_idle <= 1'b0;
48
        s__axi_got_waddr <= 1'b1;
49
        s__axi_addr <= i_awaddr[L__NBITS_SIZE-1:2];
50
        o_awready <= 1'b1;
51
      end else if (i_arvalid) begin
52
        s__axi_idle <= 1'b0;
53
        s__axi_got_raddr <= 1'b1;
54
        s__axi_addr <= i_araddr[L__NBITS_SIZE-1:2];
55
        o_arready <= 1'b1;
56
      end
57
    end else if (s__axi_got_waddr) begin
58
      if (i_wvalid) begin
59
        s__axi_got_waddr <= 1'b0;
60
        s__axi_got_wdata <= 1'b1;
61
        o_wready <= 1'b1;
62
      end
63
    end else if (s__axi_got_wdata) begin
64
      if (i_bready) begin
65
        s__axi_got_wdata <= 1'b0;
66
        s__axi_idle <= 1'b1;
67
      end
68
    end else if (s__axi_got_raddr) begin
69
      if (i_rready) begin
70
        s__axi_got_raddr <= 1'b0;
71
        s__axi_idle <= 1'b1;
72
      end
73
    end
74
  end
75
initial o_bvalid = 1'b0;
76
always @ (*)
77
  o_bvalid = s__axi_got_wdata;
78
initial o_rvalid = 1'b0;
79
always @ (s__axi_got_raddr)
80
  o_rvalid = s__axi_got_raddr;
81
// signals common to both memory architectures
82
reg [L__NBITS_SIZE-1:2] s__axi_addr_s = {(L__NBITS_SIZE-2){1'b0}};
83
always @ (posedge i_aclk)
84
  s__axi_addr_s <= s__axi_addr;
85
reg [3:0] s__wstrb = 4'd0;
86
genvar ix__wstrb;
87
for (ix__wstrb=0; ix__wstrb<4; ix__wstrb=ix__wstrb+1) begin : gen__wstrb
88
  always @ (posedge i_aclk)
89
    s__wstrb[ix__wstrb] <= s__axi_got_waddr && i_wvalid && i_wstrb[ix__wstrb];
90
end
91
reg [7:0] s__mc_wdata = 8'd0;
92
always @ (posedge i_clk)
93
  s__mc_wdata <= s_N;
94
// different memory architectures required by different synthesis tools
95
if (@MEM8@) begin : gen_mem8
96
reg [7:0] s__mem[L__SIZE-1:0];
97
genvar ix__mem;
98
for (ix__mem=0; ix__mem<4; ix__mem=ix__mem+1) begin : gen__wr
99
  localparam L__ix_mem = ix__mem;
100
  always @ (posedge i_aclk) begin
101
    if (s__wstrb[ix__mem])
102
      s__mem[{ s__axi_addr_s, L__ix_mem[0+:2] }] = i_wdata[8*ix__mem+:8];
103
    o_rdata[8*ix__mem+:8] <= s__mem[{ s__axi_addr_s, L__ix_mem[0+:2] }];
104
  end
105
end
106
// Micro controller side of the dual-port memory.
107
reg s__mc_wr = 1'b0;
108
always @ (posedge i_clk)
109
  s__mc_wr <= s_outport && (s_T == @IX_WRITE@);
110
reg [L__NBITS_SIZE-1:0] s__mc_addr_s = {(L__NBITS_SIZE){1'b0}};
111
always @ (posedge i_clk) begin
112
  s__mc_addr_s <= s__mc_addr;
113
  if (s__mc_wr)
114
    s__mem[s__mc_addr_s] = s__mc_wdata;
115
  s__mc_rdata <= s__mem[s__mc_addr_s];
116
end
117
end else begin : gen_mem32
118
reg [31:0] s__mem[L__SIZE/4-1:0];
119
integer ix__axi;
120
always @ (posedge i_aclk)
121
  for (ix__axi=0; ix__axi<4; ix__axi=ix__axi+1)
122
    if (s__wstrb[ix__axi]) s__mem[s__axi_addr_s][8*ix__axi+:8] = i_wdata[8*ix__axi+:8];
123
always @ (posedge i_aclk)
124
  o_rdata <= s__mem[s__axi_addr_s];
125
// Micro controller side of the dual-port memory.
126
reg [L__NBITS_SIZE-1:2] s__mc_addr_s = {(L__NBITS_SIZE-2){1'b0}};
127
always @ (posedge i_clk)
128
  s__mc_addr_s <= s__mc_addr[L__NBITS_SIZE-1:2];
129
integer ix__mc_wr;
130
reg [3:0] s__mc_wr = 4'd0;
131
always @ (posedge i_clk)
132
  for (ix__mc_wr=0; ix__mc_wr<4; ix__mc_wr=ix__mc_wr+1)
133
    s__mc_wr[ix__mc_wr] <= s_outport && (s_T == @IX_WRITE@) && (s__mc_addr[0+:2] == ix__mc_wr[0+:2]);
134
integer ix__mc_we;
135
always @ (posedge i_clk)
136
  for (ix__mc_we=0; ix__mc_we<4; ix__mc_we=ix__mc_we+1)
137
    if (s__mc_wr[ix__mc_we]) s__mem[s__mc_addr_s][8*ix__mc_we+:8] = s__mc_wdata;
138
reg [31:0] s__mc_rdata32 = 32'd0;
139
always @ (posedge i_clk)
140
  s__mc_rdata32 <= s__mem[s__mc_addr_s];
141
always @ (*)
142
  s__mc_rdata = (s__mc_addr[0+:2] == 2'd0) ? s__mc_rdata32[ 0+:8]
143
              : (s__mc_addr[0+:2] == 2'd1) ? s__mc_rdata32[ 8+:8]
144
              : (s__mc_addr[0+:2] == 2'd2) ? s__mc_rdata32[16+:8]
145
              :                              s__mc_rdata32[24+:8];
146
end
147
endgenerate

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.