OpenCores
URL https://opencores.org/ocsvn/ssbcc/ssbcc/trunk

Subversion Repositories ssbcc

[/] [ssbcc/] [trunk/] [core/] [9x8/] [peripherals/] [outFIFO_async.v] - Blame information for rev 12

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 sinclairrf
//
2
// PERIPHERAL outFIFO_async:  @NAME@
3 10 sinclairrf
// Copyright 2014, Sinclair R.F., Inc.
4 2 sinclairrf
//
5
generate
6
// FIFO memory
7
reg [7:0] s__fifo[@DEPTH-1@:0];
8
// write side of the FIFO
9
reg [@DEPTH_NBITS-1@:0] s__ix_in = @DEPTH_NBITS@'h0;
10
always @ (posedge i_clk)
11
  if (i_rst)
12
    s__ix_in <= @DEPTH_NBITS@'h0;
13
  else if (s_outport && (s_T == 8'd@IX_OUTPORT@)) begin
14
    s__ix_in <= s__ix_in + @DEPTH_NBITS@'d1;
15
    s__fifo[s__ix_in] <= s_N;
16
  end else
17
    s__ix_in <= s__ix_in;
18
// read side of the FIFO
19
reg [@DEPTH_NBITS-1@:0] s__ix_out = @DEPTH_NBITS@'h0;
20
always @ (posedge i_rst or posedge @OUTCLK@)
21
  if (i_rst)
22
    s__ix_out <= @DEPTH_NBITS@'h0;
23
  else if (@DATA_RD@)
24
    s__ix_out <= s__ix_out + @DEPTH_NBITS@'d1;
25
  else
26
    s__ix_out <= s__ix_out;
27
always @ (*)
28
  @DATA@ <= s__fifo[s__ix_out];
29
// empty indication from the micro controller
30
reg [@DEPTH_NBITS-1@:0] s__ix_in_gray = @DEPTH_NBITS@'h0;
31
always @ (posedge i_clk)
32
  s__ix_in_gray <= { 1'b0, s__ix_in[@DEPTH_NBITS-1@:1] } ^ s__ix_in;
33
reg [@DEPTH_NBITS-1@:0] s__ix_in_gray_s[2:0];
34
always @ (posedge @OUTCLK@) begin
35
  s__ix_in_gray_s[0] <= s__ix_in_gray;
36
  s__ix_in_gray_s[1] <= s__ix_in_gray_s[0];
37
  s__ix_in_gray_s[2] <= s__ix_in_gray_s[1];
38
end
39
genvar ix__outclk;
40
wire [@DEPTH_NBITS-1@:0] s__ix_in_outclk_p;
41
assign s__ix_in_outclk_p[@DEPTH_NBITS-1@] = s__ix_in_gray_s[2][@DEPTH_NBITS-1@];
42
for (ix__outclk=@DEPTH_NBITS-1@; ix__outclk>0; ix__outclk=ix__outclk-1) begin : gen_ix_in_outclk_p
43
  assign s__ix_in_outclk_p[ix__outclk-1] = s__ix_in_outclk_p[ix__outclk] ^ s__ix_in_gray_s[2][ix__outclk-1];
44
end
45
reg [@DEPTH_NBITS-1@:0] s__ix_in_outclk = @DEPTH_NBITS@'h0;
46
always @ (posedge i_rst or posedge @OUTCLK@)
47
  if (i_rst)
48
    s__ix_in_outclk <= @DEPTH_NBITS@'h0;
49
  else
50
    s__ix_in_outclk <= s__ix_in_outclk_p;
51
always @ (posedge @OUTCLK@)
52
  @DATA_EMPTY@ <= (s__ix_in_outclk == s__ix_out)
53
               || (@DATA_RD@ && (s__ix_in_outclk - s__ix_out == @DEPTH_NBITS@'d1));
54
// full indication to the micro controller
55
reg [@DEPTH_NBITS-1@:0] s__ix_out_gray = @DEPTH_NBITS@'h0;
56
always @ (posedge @OUTCLK@)
57
  s__ix_out_gray <= { 1'b0, s__ix_out[@DEPTH_NBITS-1@:1] } ^ s__ix_out;
58
reg [@DEPTH_NBITS-1@:0] s__ix_out_gray_s[2:0];
59
always @ (posedge i_clk) begin
60
  s__ix_out_gray_s[0] <= s__ix_out_gray;
61
  s__ix_out_gray_s[1] <= s__ix_out_gray_s[0];
62
  s__ix_out_gray_s[2] <= s__ix_out_gray_s[1];
63
end
64
genvar ix__clk;
65
wire [@DEPTH_NBITS-1@:0] s__ix_out_clk;
66
assign s__ix_out_clk[@DEPTH_NBITS-1@] = s__ix_out_gray_s[2][@DEPTH_NBITS-1@];
67
for (ix__clk=@DEPTH_NBITS-1@; ix__clk>0; ix__clk=ix__clk-1) begin : gen_ix_out_clk
68
  assign s__ix_out_clk[ix__clk-1] = s__ix_out_clk[ix__clk] ^ s__ix_out_gray_s[2][ix__clk-1];
69
end
70
reg [@DEPTH_NBITS-1@:0] s__delta_clk = @DEPTH_NBITS@'h0;
71
always @ (posedge i_clk)
72
  s__delta_clk <= s__ix_in - s__ix_out_clk;
73
always @ (posedge i_clk)
74
  s__full <= &s__delta_clk[@DEPTH_NBITS-1@:2];
75 12 sinclairrf
@OUTEMPTY@
76 2 sinclairrf
endgenerate

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.