1 |
2 |
sinclairrf |
//
|
2 |
|
|
// PERIPHERAL outFIFO_async: @NAME@
|
3 |
|
|
//
|
4 |
|
|
generate
|
5 |
|
|
// FIFO memory
|
6 |
|
|
reg [7:0] s__fifo[@DEPTH-1@:0];
|
7 |
|
|
// write side of the FIFO
|
8 |
|
|
reg [@DEPTH_NBITS-1@:0] s__ix_in = @DEPTH_NBITS@'h0;
|
9 |
|
|
always @ (posedge i_clk)
|
10 |
|
|
if (i_rst)
|
11 |
|
|
s__ix_in <= @DEPTH_NBITS@'h0;
|
12 |
|
|
else if (s_outport && (s_T == 8'd@IX_OUTPORT@)) begin
|
13 |
|
|
s__ix_in <= s__ix_in + @DEPTH_NBITS@'d1;
|
14 |
|
|
s__fifo[s__ix_in] <= s_N;
|
15 |
|
|
end else
|
16 |
|
|
s__ix_in <= s__ix_in;
|
17 |
|
|
// read side of the FIFO
|
18 |
|
|
reg [@DEPTH_NBITS-1@:0] s__ix_out = @DEPTH_NBITS@'h0;
|
19 |
|
|
always @ (posedge i_rst or posedge @OUTCLK@)
|
20 |
|
|
if (i_rst)
|
21 |
|
|
s__ix_out <= @DEPTH_NBITS@'h0;
|
22 |
|
|
else if (@DATA_RD@)
|
23 |
|
|
s__ix_out <= s__ix_out + @DEPTH_NBITS@'d1;
|
24 |
|
|
else
|
25 |
|
|
s__ix_out <= s__ix_out;
|
26 |
|
|
always @ (*)
|
27 |
|
|
@DATA@ <= s__fifo[s__ix_out];
|
28 |
|
|
// empty indication from the micro controller
|
29 |
|
|
reg [@DEPTH_NBITS-1@:0] s__ix_in_gray = @DEPTH_NBITS@'h0;
|
30 |
|
|
always @ (posedge i_clk)
|
31 |
|
|
s__ix_in_gray <= { 1'b0, s__ix_in[@DEPTH_NBITS-1@:1] } ^ s__ix_in;
|
32 |
|
|
reg [@DEPTH_NBITS-1@:0] s__ix_in_gray_s[2:0];
|
33 |
|
|
always @ (posedge @OUTCLK@) begin
|
34 |
|
|
s__ix_in_gray_s[0] <= s__ix_in_gray;
|
35 |
|
|
s__ix_in_gray_s[1] <= s__ix_in_gray_s[0];
|
36 |
|
|
s__ix_in_gray_s[2] <= s__ix_in_gray_s[1];
|
37 |
|
|
end
|
38 |
|
|
genvar ix__outclk;
|
39 |
|
|
wire [@DEPTH_NBITS-1@:0] s__ix_in_outclk_p;
|
40 |
|
|
assign s__ix_in_outclk_p[@DEPTH_NBITS-1@] = s__ix_in_gray_s[2][@DEPTH_NBITS-1@];
|
41 |
|
|
for (ix__outclk=@DEPTH_NBITS-1@; ix__outclk>0; ix__outclk=ix__outclk-1) begin : gen_ix_in_outclk_p
|
42 |
|
|
assign s__ix_in_outclk_p[ix__outclk-1] = s__ix_in_outclk_p[ix__outclk] ^ s__ix_in_gray_s[2][ix__outclk-1];
|
43 |
|
|
end
|
44 |
|
|
reg [@DEPTH_NBITS-1@:0] s__ix_in_outclk = @DEPTH_NBITS@'h0;
|
45 |
|
|
always @ (posedge i_rst or posedge @OUTCLK@)
|
46 |
|
|
if (i_rst)
|
47 |
|
|
s__ix_in_outclk <= @DEPTH_NBITS@'h0;
|
48 |
|
|
else
|
49 |
|
|
s__ix_in_outclk <= s__ix_in_outclk_p;
|
50 |
|
|
always @ (posedge @OUTCLK@)
|
51 |
|
|
@DATA_EMPTY@ <= (s__ix_in_outclk == s__ix_out)
|
52 |
|
|
|| (@DATA_RD@ && (s__ix_in_outclk - s__ix_out == @DEPTH_NBITS@'d1));
|
53 |
|
|
// full indication to the micro controller
|
54 |
|
|
reg [@DEPTH_NBITS-1@:0] s__ix_out_gray = @DEPTH_NBITS@'h0;
|
55 |
|
|
always @ (posedge @OUTCLK@)
|
56 |
|
|
s__ix_out_gray <= { 1'b0, s__ix_out[@DEPTH_NBITS-1@:1] } ^ s__ix_out;
|
57 |
|
|
reg [@DEPTH_NBITS-1@:0] s__ix_out_gray_s[2:0];
|
58 |
|
|
always @ (posedge i_clk) begin
|
59 |
|
|
s__ix_out_gray_s[0] <= s__ix_out_gray;
|
60 |
|
|
s__ix_out_gray_s[1] <= s__ix_out_gray_s[0];
|
61 |
|
|
s__ix_out_gray_s[2] <= s__ix_out_gray_s[1];
|
62 |
|
|
end
|
63 |
|
|
genvar ix__clk;
|
64 |
|
|
wire [@DEPTH_NBITS-1@:0] s__ix_out_clk;
|
65 |
|
|
assign s__ix_out_clk[@DEPTH_NBITS-1@] = s__ix_out_gray_s[2][@DEPTH_NBITS-1@];
|
66 |
|
|
for (ix__clk=@DEPTH_NBITS-1@; ix__clk>0; ix__clk=ix__clk-1) begin : gen_ix_out_clk
|
67 |
|
|
assign s__ix_out_clk[ix__clk-1] = s__ix_out_clk[ix__clk] ^ s__ix_out_gray_s[2][ix__clk-1];
|
68 |
|
|
end
|
69 |
|
|
reg [@DEPTH_NBITS-1@:0] s__delta_clk = @DEPTH_NBITS@'h0;
|
70 |
|
|
always @ (posedge i_clk)
|
71 |
|
|
s__delta_clk <= s__ix_in - s__ix_out_clk;
|
72 |
|
|
always @ (posedge i_clk)
|
73 |
|
|
s__full <= &s__delta_clk[@DEPTH_NBITS-1@:2];
|
74 |
|
|
endgenerate
|