OpenCores
URL https://opencores.org/ocsvn/ssbcc/ssbcc/trunk

Subversion Repositories ssbcc

[/] [ssbcc/] [trunk/] [core/] [9x8/] [tb/] [arch/] [arch-2r2m.9x8] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 sinclairrf
################################################################################
2
#
3
# Copyright 2013, Sinclair R.F., Inc.
4
#
5
# Architecture test -- dual ROM, dual RAM tests
6
#
7
################################################################################
8
 
9
ARCHITECTURE    core/9x8 Verilog
10
 
11
INSTRUCTION     2048
12
DATA_STACK      32
13
RETURN_STACK    32
14
@RAM_A@
15
@RAM_B@
16
@ROM_Z@
17
@ROM_Y@
18
@COMBINE@
19
 
20
PORTCOMMENT simulation completed strobe
21
OUTPORT         strobe  o_done_strobe   O_DONE_STROBE
22
 
23
PERIPHERAL      trace
24
 
25
ASSEMBLY        arch-2r2m.s

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.