OpenCores
URL https://opencores.org/ocsvn/structural_vhdl/structural_vhdl/trunk

Subversion Repositories structural_vhdl

[/] [structural_vhdl/] [trunk/] [idea_machine/] [heart_ctrl_glopg.vst] - Blame information for rev 2

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 marta
-- VHDL structural description generated from `heart_ctrl_glopg`
2
--              date : Mon Sep 10 23:11:32 2001
3
 
4
 
5
-- Entity Declaration
6
 
7
ENTITY heart_ctrl_glopg IS
8
  PORT (
9
  ck : in BIT;  -- ck
10
  reset : in BIT;       -- reset
11
  start : in BIT;       -- start
12
  key_ready : in BIT;   -- key_ready
13
  round : out BIT_VECTOR (2 DOWNTO 0);  -- round
14
  en1 : out BIT;        -- en1
15
  en2 : out BIT;        -- en2
16
  en3 : out BIT;        -- en3
17
  en4 : out BIT;        -- en4
18
  en5 : out BIT;        -- en5
19
  en6 : out BIT;        -- en6
20
  en7 : out BIT;        -- en7
21
  en_out : out BIT;     -- en_out
22
  en_key_out : out BIT; -- en_key_out
23
  sel_in : out BIT;     -- sel_in
24
  finish : out BIT;     -- finish
25
  vdd : in BIT; -- vdd
26
  vss : in BIT  -- vss
27
  );
28
END heart_ctrl_glopg;
29
 
30
-- Architecture Declaration
31
 
32
ARCHITECTURE VST OF heart_ctrl_glopg IS
33
  COMPONENT oa2a2a2a24_x2
34
    port (
35
    i0 : in BIT;        -- i0
36
    i1 : in BIT;        -- i1
37
    i2 : in BIT;        -- i2
38
    i3 : in BIT;        -- i3
39
    i4 : in BIT;        -- i4
40
    i5 : in BIT;        -- i5
41
    i6 : in BIT;        -- i6
42
    i7 : in BIT;        -- i7
43
    q : out BIT;        -- q
44
    vdd : in BIT;       -- vdd
45
    vss : in BIT        -- vss
46
    );
47
  END COMPONENT;
48
 
49
  COMPONENT oa2a22_x2
50
    port (
51
    i0 : in BIT;        -- i0
52
    i1 : in BIT;        -- i1
53
    i2 : in BIT;        -- i2
54
    i3 : in BIT;        -- i3
55
    q : out BIT;        -- q
56
    vdd : in BIT;       -- vdd
57
    vss : in BIT        -- vss
58
    );
59
  END COMPONENT;
60
 
61
  COMPONENT a4_x2
62
    port (
63
    i0 : in BIT;        -- i0
64
    i1 : in BIT;        -- i1
65
    i2 : in BIT;        -- i2
66
    i3 : in BIT;        -- i3
67
    q : out BIT;        -- q
68
    vdd : in BIT;       -- vdd
69
    vss : in BIT        -- vss
70
    );
71
  END COMPONENT;
72
 
73
  COMPONENT o4_x2
74
    port (
75
    i0 : in BIT;        -- i0
76
    i1 : in BIT;        -- i1
77
    i2 : in BIT;        -- i2
78
    i3 : in BIT;        -- i3
79
    q : out BIT;        -- q
80
    vdd : in BIT;       -- vdd
81
    vss : in BIT        -- vss
82
    );
83
  END COMPONENT;
84
 
85
  COMPONENT noa2a22_x1
86
    port (
87
    i0 : in BIT;        -- i0
88
    i1 : in BIT;        -- i1
89
    i2 : in BIT;        -- i2
90
    i3 : in BIT;        -- i3
91
    nq : out BIT;       -- nq
92
    vdd : in BIT;       -- vdd
93
    vss : in BIT        -- vss
94
    );
95
  END COMPONENT;
96
 
97
  COMPONENT no4_x1
98
    port (
99
    i0 : in BIT;        -- i0
100
    i1 : in BIT;        -- i1
101
    i2 : in BIT;        -- i2
102
    i3 : in BIT;        -- i3
103
    nq : out BIT;       -- nq
104
    vdd : in BIT;       -- vdd
105
    vss : in BIT        -- vss
106
    );
107
  END COMPONENT;
108
 
109
  COMPONENT ao2o22_x2
110
    port (
111
    i0 : in BIT;        -- i0
112
    i1 : in BIT;        -- i1
113
    i2 : in BIT;        -- i2
114
    i3 : in BIT;        -- i3
115
    q : out BIT;        -- q
116
    vdd : in BIT;       -- vdd
117
    vss : in BIT        -- vss
118
    );
119
  END COMPONENT;
120
 
121
  COMPONENT nxr2_x1
122
    port (
123
    i0 : in BIT;        -- i0
124
    i1 : in BIT;        -- i1
125
    nq : out BIT;       -- nq
126
    vdd : in BIT;       -- vdd
127
    vss : in BIT        -- vss
128
    );
129
  END COMPONENT;
130
 
131
  COMPONENT o3_x2
132
    port (
133
    i0 : in BIT;        -- i0
134
    i1 : in BIT;        -- i1
135
    i2 : in BIT;        -- i2
136
    q : out BIT;        -- q
137
    vdd : in BIT;       -- vdd
138
    vss : in BIT        -- vss
139
    );
140
  END COMPONENT;
141
 
142
  COMPONENT na4_x1
143
    port (
144
    i0 : in BIT;        -- i0
145
    i1 : in BIT;        -- i1
146
    i2 : in BIT;        -- i2
147
    i3 : in BIT;        -- i3
148
    nq : out BIT;       -- nq
149
    vdd : in BIT;       -- vdd
150
    vss : in BIT        -- vss
151
    );
152
  END COMPONENT;
153
 
154
  COMPONENT nao2o22_x1
155
    port (
156
    i0 : in BIT;        -- i0
157
    i1 : in BIT;        -- i1
158
    i2 : in BIT;        -- i2
159
    i3 : in BIT;        -- i3
160
    nq : out BIT;       -- nq
161
    vdd : in BIT;       -- vdd
162
    vss : in BIT        -- vss
163
    );
164
  END COMPONENT;
165
 
166
  COMPONENT na3_x1
167
    port (
168
    i0 : in BIT;        -- i0
169
    i1 : in BIT;        -- i1
170
    i2 : in BIT;        -- i2
171
    nq : out BIT;       -- nq
172
    vdd : in BIT;       -- vdd
173
    vss : in BIT        -- vss
174
    );
175
  END COMPONENT;
176
 
177
  COMPONENT no3_x1
178
    port (
179
    i0 : in BIT;        -- i0
180
    i1 : in BIT;        -- i1
181
    i2 : in BIT;        -- i2
182
    nq : out BIT;       -- nq
183
    vdd : in BIT;       -- vdd
184
    vss : in BIT        -- vss
185
    );
186
  END COMPONENT;
187
 
188
  COMPONENT on12_x1
189
    port (
190
    i0 : in BIT;        -- i0
191
    i1 : in BIT;        -- i1
192
    q : out BIT;        -- q
193
    vdd : in BIT;       -- vdd
194
    vss : in BIT        -- vss
195
    );
196
  END COMPONENT;
197
 
198
  COMPONENT o2_x2
199
    port (
200
    i0 : in BIT;        -- i0
201
    i1 : in BIT;        -- i1
202
    q : out BIT;        -- q
203
    vdd : in BIT;       -- vdd
204
    vss : in BIT        -- vss
205
    );
206
  END COMPONENT;
207
 
208
  COMPONENT na2_x1
209
    port (
210
    i0 : in BIT;        -- i0
211
    i1 : in BIT;        -- i1
212
    nq : out BIT;       -- nq
213
    vdd : in BIT;       -- vdd
214
    vss : in BIT        -- vss
215
    );
216
  END COMPONENT;
217
 
218
  COMPONENT inv_x1
219
    port (
220
    i : in BIT; -- i
221
    nq : out BIT;       -- nq
222
    vdd : in BIT;       -- vdd
223
    vss : in BIT        -- vss
224
    );
225
  END COMPONENT;
226
 
227
  COMPONENT ao22_x2
228
    port (
229
    i0 : in BIT;        -- i0
230
    i1 : in BIT;        -- i1
231
    i2 : in BIT;        -- i2
232
    q : out BIT;        -- q
233
    vdd : in BIT;       -- vdd
234
    vss : in BIT        -- vss
235
    );
236
  END COMPONENT;
237
 
238
  COMPONENT oa22_x2
239
    port (
240
    i0 : in BIT;        -- i0
241
    i1 : in BIT;        -- i1
242
    i2 : in BIT;        -- i2
243
    q : out BIT;        -- q
244
    vdd : in BIT;       -- vdd
245
    vss : in BIT        -- vss
246
    );
247
  END COMPONENT;
248
 
249
  COMPONENT xr2_x1
250
    port (
251
    i0 : in BIT;        -- i0
252
    i1 : in BIT;        -- i1
253
    q : out BIT;        -- q
254
    vdd : in BIT;       -- vdd
255
    vss : in BIT        -- vss
256
    );
257
  END COMPONENT;
258
 
259
  COMPONENT nao22_x1
260
    port (
261
    i0 : in BIT;        -- i0
262
    i1 : in BIT;        -- i1
263
    i2 : in BIT;        -- i2
264
    nq : out BIT;       -- nq
265
    vdd : in BIT;       -- vdd
266
    vss : in BIT        -- vss
267
    );
268
  END COMPONENT;
269
 
270
  COMPONENT an12_x1
271
    port (
272
    i0 : in BIT;        -- i0
273
    i1 : in BIT;        -- i1
274
    q : out BIT;        -- q
275
    vdd : in BIT;       -- vdd
276
    vss : in BIT        -- vss
277
    );
278
  END COMPONENT;
279
 
280
  COMPONENT noa22_x1
281
    port (
282
    i0 : in BIT;        -- i0
283
    i1 : in BIT;        -- i1
284
    i2 : in BIT;        -- i2
285
    nq : out BIT;       -- nq
286
    vdd : in BIT;       -- vdd
287
    vss : in BIT        -- vss
288
    );
289
  END COMPONENT;
290
 
291
  COMPONENT no2_x1
292
    port (
293
    i0 : in BIT;        -- i0
294
    i1 : in BIT;        -- i1
295
    nq : out BIT;       -- nq
296
    vdd : in BIT;       -- vdd
297
    vss : in BIT        -- vss
298
    );
299
  END COMPONENT;
300
 
301
  COMPONENT a3_x2
302
    port (
303
    i0 : in BIT;        -- i0
304
    i1 : in BIT;        -- i1
305
    i2 : in BIT;        -- i2
306
    q : out BIT;        -- q
307
    vdd : in BIT;       -- vdd
308
    vss : in BIT        -- vss
309
    );
310
  END COMPONENT;
311
 
312
  COMPONENT a2_x2
313
    port (
314
    i0 : in BIT;        -- i0
315
    i1 : in BIT;        -- i1
316
    q : out BIT;        -- q
317
    vdd : in BIT;       -- vdd
318
    vss : in BIT        -- vss
319
    );
320
  END COMPONENT;
321
 
322
  COMPONENT sff1_x4
323
    port (
324
    ck : in BIT;        -- ck
325
    i : in BIT; -- i
326
    q : out BIT;        -- q
327
    vdd : in BIT;       -- vdd
328
    vss : in BIT        -- vss
329
    );
330
  END COMPONENT;
331
 
332
  SIGNAL auxreg1 : BIT; -- auxreg1
333
  SIGNAL auxreg2 : BIT; -- auxreg2
334
  SIGNAL auxreg3 : BIT; -- auxreg3
335
  SIGNAL auxreg4 : BIT; -- auxreg4
336
  SIGNAL auxreg5 : BIT; -- auxreg5
337
  SIGNAL auxreg6 : BIT; -- auxreg6
338
  SIGNAL auxreg7 : BIT; -- auxreg7
339
  SIGNAL auxsc565 : BIT;        -- auxsc565
340
  SIGNAL auxsc585 : BIT;        -- auxsc585
341
  SIGNAL auxsc584 : BIT;        -- auxsc584
342
  SIGNAL auxsc553 : BIT;        -- auxsc553
343
  SIGNAL auxsc583 : BIT;        -- auxsc583
344
  SIGNAL auxsc571 : BIT;        -- auxsc571
345
  SIGNAL auxsc569 : BIT;        -- auxsc569
346
  SIGNAL auxsc568 : BIT;        -- auxsc568
347
  SIGNAL auxsc570 : BIT;        -- auxsc570
348
  SIGNAL auxsc582 : BIT;        -- auxsc582
349
  SIGNAL auxsc581 : BIT;        -- auxsc581
350
  SIGNAL auxsc580 : BIT;        -- auxsc580
351
  SIGNAL auxsc576 : BIT;        -- auxsc576
352
  SIGNAL auxsc575 : BIT;        -- auxsc575
353
  SIGNAL auxsc534 : BIT;        -- auxsc534
354
  SIGNAL auxsc579 : BIT;        -- auxsc579
355
  SIGNAL auxsc542 : BIT;        -- auxsc542
356
  SIGNAL auxsc541 : BIT;        -- auxsc541
357
  SIGNAL auxsc546 : BIT;        -- auxsc546
358
  SIGNAL auxsc488 : BIT;        -- auxsc488
359
  SIGNAL auxsc487 : BIT;        -- auxsc487
360
  SIGNAL auxsc523 : BIT;        -- auxsc523
361
  SIGNAL auxsc522 : BIT;        -- auxsc522
362
  SIGNAL auxsc502 : BIT;        -- auxsc502
363
  SIGNAL auxsc456 : BIT;        -- auxsc456
364
  SIGNAL auxsc501 : BIT;        -- auxsc501
365
  SIGNAL auxsc521 : BIT;        -- auxsc521
366
  SIGNAL auxsc505 : BIT;        -- auxsc505
367
  SIGNAL auxsc504 : BIT;        -- auxsc504
368
  SIGNAL auxsc483 : BIT;        -- auxsc483
369
  SIGNAL auxsc520 : BIT;        -- auxsc520
370
  SIGNAL auxsc475 : BIT;        -- auxsc475
371
  SIGNAL auxsc499 : BIT;        -- auxsc499
372
  SIGNAL auxsc498 : BIT;        -- auxsc498
373
  SIGNAL auxsc497 : BIT;        -- auxsc497
374
  SIGNAL auxsc519 : BIT;        -- auxsc519
375
  SIGNAL auxsc518 : BIT;        -- auxsc518
376
  SIGNAL auxsc512 : BIT;        -- auxsc512
377
  SIGNAL auxsc463 : BIT;        -- auxsc463
378
  SIGNAL auxsc517 : BIT;        -- auxsc517
379
  SIGNAL auxsc514 : BIT;        -- auxsc514
380
  SIGNAL auxsc513 : BIT;        -- auxsc513
381
  SIGNAL auxsc511 : BIT;        -- auxsc511
382
  SIGNAL auxsc510 : BIT;        -- auxsc510
383
  SIGNAL auxsc509 : BIT;        -- auxsc509
384
  SIGNAL auxsc500 : BIT;        -- auxsc500
385
  SIGNAL auxsc419 : BIT;        -- auxsc419
386
  SIGNAL auxsc446 : BIT;        -- auxsc446
387
  SIGNAL auxsc445 : BIT;        -- auxsc445
388
  SIGNAL auxsc438 : BIT;        -- auxsc438
389
  SIGNAL auxsc437 : BIT;        -- auxsc437
390
  SIGNAL auxsc426 : BIT;        -- auxsc426
391
  SIGNAL auxsc436 : BIT;        -- auxsc436
392
  SIGNAL auxsc444 : BIT;        -- auxsc444
393
  SIGNAL auxsc440 : BIT;        -- auxsc440
394
  SIGNAL auxsc442 : BIT;        -- auxsc442
395
  SIGNAL auxsc441 : BIT;        -- auxsc441
396
  SIGNAL auxsc443 : BIT;        -- auxsc443
397
  SIGNAL auxsc449 : BIT;        -- auxsc449
398
  SIGNAL auxsc448 : BIT;        -- auxsc448
399
  SIGNAL auxsc435 : BIT;        -- auxsc435
400
  SIGNAL auxsc425 : BIT;        -- auxsc425
401
  SIGNAL auxsc424 : BIT;        -- auxsc424
402
  SIGNAL auxsc447 : BIT;        -- auxsc447
403
  SIGNAL auxsc434 : BIT;        -- auxsc434
404
  SIGNAL auxsc433 : BIT;        -- auxsc433
405
  SIGNAL auxsc432 : BIT;        -- auxsc432
406
  SIGNAL auxsc431 : BIT;        -- auxsc431
407
  SIGNAL auxsc430 : BIT;        -- auxsc430
408
  SIGNAL auxsc429 : BIT;        -- auxsc429
409
  SIGNAL auxsc428 : BIT;        -- auxsc428
410
  SIGNAL auxsc343 : BIT;        -- auxsc343
411
  SIGNAL auxsc342 : BIT;        -- auxsc342
412
  SIGNAL auxsc375 : BIT;        -- auxsc375
413
  SIGNAL auxsc370 : BIT;        -- auxsc370
414
  SIGNAL auxsc369 : BIT;        -- auxsc369
415
  SIGNAL auxsc368 : BIT;        -- auxsc368
416
  SIGNAL auxsc367 : BIT;        -- auxsc367
417
  SIGNAL auxsc366 : BIT;        -- auxsc366
418
  SIGNAL auxsc365 : BIT;        -- auxsc365
419
  SIGNAL auxsc364 : BIT;        -- auxsc364
420
  SIGNAL auxsc363 : BIT;        -- auxsc363
421
  SIGNAL auxsc348 : BIT;        -- auxsc348
422
  SIGNAL auxsc374 : BIT;        -- auxsc374
423
  SIGNAL auxsc362 : BIT;        -- auxsc362
424
  SIGNAL auxsc361 : BIT;        -- auxsc361
425
  SIGNAL auxsc360 : BIT;        -- auxsc360
426
  SIGNAL auxsc359 : BIT;        -- auxsc359
427
  SIGNAL auxsc340 : BIT;        -- auxsc340
428
  SIGNAL auxsc357 : BIT;        -- auxsc357
429
  SIGNAL auxsc356 : BIT;        -- auxsc356
430
  SIGNAL auxsc355 : BIT;        -- auxsc355
431
  SIGNAL auxsc354 : BIT;        -- auxsc354
432
  SIGNAL auxsc353 : BIT;        -- auxsc353
433
  SIGNAL auxsc345 : BIT;        -- auxsc345
434
  SIGNAL auxsc373 : BIT;        -- auxsc373
435
  SIGNAL auxsc372 : BIT;        -- auxsc372
436
  SIGNAL auxsc371 : BIT;        -- auxsc371
437
  SIGNAL auxsc282 : BIT;        -- auxsc282
438
  SIGNAL auxsc281 : BIT;        -- auxsc281
439
  SIGNAL auxsc305 : BIT;        -- auxsc305
440
  SIGNAL auxsc304 : BIT;        -- auxsc304
441
  SIGNAL auxsc296 : BIT;        -- auxsc296
442
  SIGNAL auxsc284 : BIT;        -- auxsc284
443
  SIGNAL auxsc295 : BIT;        -- auxsc295
444
  SIGNAL auxsc274 : BIT;        -- auxsc274
445
  SIGNAL auxsc294 : BIT;        -- auxsc294
446
  SIGNAL auxsc271 : BIT;        -- auxsc271
447
  SIGNAL auxsc293 : BIT;        -- auxsc293
448
  SIGNAL auxsc303 : BIT;        -- auxsc303
449
  SIGNAL auxsc291 : BIT;        -- auxsc291
450
  SIGNAL auxsc290 : BIT;        -- auxsc290
451
  SIGNAL auxsc262 : BIT;        -- auxsc262
452
  SIGNAL auxsc302 : BIT;        -- auxsc302
453
  SIGNAL auxsc256 : BIT;        -- auxsc256
454
  SIGNAL auxsc255 : BIT;        -- auxsc255
455
  SIGNAL auxsc301 : BIT;        -- auxsc301
456
  SIGNAL auxsc288 : BIT;        -- auxsc288
457
  SIGNAL auxsc287 : BIT;        -- auxsc287
458
  SIGNAL auxsc286 : BIT;        -- auxsc286
459
  SIGNAL auxsc289 : BIT;        -- auxsc289
460
  SIGNAL auxsc300 : BIT;        -- auxsc300
461
  SIGNAL auxsc299 : BIT;        -- auxsc299
462
  SIGNAL auxsc298 : BIT;        -- auxsc298
463
  SIGNAL auxsc170 : BIT;        -- auxsc170
464
  SIGNAL auxsc242 : BIT;        -- auxsc242
465
  SIGNAL auxsc241 : BIT;        -- auxsc241
466
  SIGNAL auxsc207 : BIT;        -- auxsc207
467
  SIGNAL auxsc201 : BIT;        -- auxsc201
468
  SIGNAL auxsc200 : BIT;        -- auxsc200
469
  SIGNAL auxsc206 : BIT;        -- auxsc206
470
  SIGNAL auxsc198 : BIT;        -- auxsc198
471
  SIGNAL auxsc204 : BIT;        -- auxsc204
472
  SIGNAL auxsc193 : BIT;        -- auxsc193
473
  SIGNAL auxsc205 : BIT;        -- auxsc205
474
  SIGNAL auxsc142 : BIT;        -- auxsc142
475
  SIGNAL auxsc196 : BIT;        -- auxsc196
476
  SIGNAL auxsc195 : BIT;        -- auxsc195
477
  SIGNAL auxsc240 : BIT;        -- auxsc240
478
  SIGNAL auxsc165 : BIT;        -- auxsc165
479
  SIGNAL auxsc182 : BIT;        -- auxsc182
480
  SIGNAL auxsc176 : BIT;        -- auxsc176
481
  SIGNAL auxsc181 : BIT;        -- auxsc181
482
  SIGNAL auxsc180 : BIT;        -- auxsc180
483
  SIGNAL auxsc179 : BIT;        -- auxsc179
484
  SIGNAL auxsc158 : BIT;        -- auxsc158
485
  SIGNAL auxsc244 : BIT;        -- auxsc244
486
  SIGNAL auxsc239 : BIT;        -- auxsc239
487
  SIGNAL auxsc238 : BIT;        -- auxsc238
488
  SIGNAL auxsc224 : BIT;        -- auxsc224
489
  SIGNAL auxsc223 : BIT;        -- auxsc223
490
  SIGNAL auxsc127 : BIT;        -- auxsc127
491
  SIGNAL auxsc237 : BIT;        -- auxsc237
492
  SIGNAL auxsc228 : BIT;        -- auxsc228
493
  SIGNAL auxsc227 : BIT;        -- auxsc227
494
  SIGNAL auxsc226 : BIT;        -- auxsc226
495
  SIGNAL auxsc236 : BIT;        -- auxsc236
496
  SIGNAL auxsc220 : BIT;        -- auxsc220
497
  SIGNAL auxsc235 : BIT;        -- auxsc235
498
  SIGNAL auxsc234 : BIT;        -- auxsc234
499
  SIGNAL auxsc233 : BIT;        -- auxsc233
500
  SIGNAL auxsc243 : BIT;        -- auxsc243
501
  SIGNAL auxsc231 : BIT;        -- auxsc231
502
  SIGNAL auxsc133 : BIT;        -- auxsc133
503
  SIGNAL auxsc230 : BIT;        -- auxsc230
504
  SIGNAL auxsc55 : BIT; -- auxsc55
505
  SIGNAL auxsc54 : BIT; -- auxsc54
506
  SIGNAL auxsc97 : BIT; -- auxsc97
507
  SIGNAL auxsc33 : BIT; -- auxsc33
508
  SIGNAL auxsc78 : BIT; -- auxsc78
509
  SIGNAL auxsc77 : BIT; -- auxsc77
510
  SIGNAL auxsc76 : BIT; -- auxsc76
511
  SIGNAL auxsc75 : BIT; -- auxsc75
512
  SIGNAL auxsc73 : BIT; -- auxsc73
513
  SIGNAL auxsc71 : BIT; -- auxsc71
514
  SIGNAL auxsc70 : BIT; -- auxsc70
515
  SIGNAL auxsc69 : BIT; -- auxsc69
516
  SIGNAL auxsc68 : BIT; -- auxsc68
517
  SIGNAL auxsc67 : BIT; -- auxsc67
518
  SIGNAL auxsc31 : BIT; -- auxsc31
519
  SIGNAL auxsc96 : BIT; -- auxsc96
520
  SIGNAL auxsc92 : BIT; -- auxsc92
521
  SIGNAL auxsc87 : BIT; -- auxsc87
522
  SIGNAL auxsc86 : BIT; -- auxsc86
523
  SIGNAL auxsc85 : BIT; -- auxsc85
524
  SIGNAL auxsc91 : BIT; -- auxsc91
525
  SIGNAL auxsc80 : BIT; -- auxsc80
526
  SIGNAL auxsc90 : BIT; -- auxsc90
527
  SIGNAL auxsc83 : BIT; -- auxsc83
528
  SIGNAL auxsc82 : BIT; -- auxsc82
529
  SIGNAL auxsc89 : BIT; -- auxsc89
530
  SIGNAL auxsc95 : BIT; -- auxsc95
531
  SIGNAL auxsc51 : BIT; -- auxsc51
532
  SIGNAL auxsc50 : BIT; -- auxsc50
533
  SIGNAL auxsc1031 : BIT;       -- auxsc1031
534
  SIGNAL auxsc1030 : BIT;       -- auxsc1030
535
  SIGNAL auxsc1029 : BIT;       -- auxsc1029
536
  SIGNAL auxsc1028 : BIT;       -- auxsc1028
537
  SIGNAL auxsc1004 : BIT;       -- auxsc1004
538
  SIGNAL auxsc1001 : BIT;       -- auxsc1001
539
  SIGNAL auxsc995 : BIT;        -- auxsc995
540
  SIGNAL auxsc1027 : BIT;       -- auxsc1027
541
  SIGNAL auxsc72 : BIT; -- auxsc72
542
  SIGNAL auxsc1026 : BIT;       -- auxsc1026
543
  SIGNAL auxsc1025 : BIT;       -- auxsc1025
544
  SIGNAL auxsc1024 : BIT;       -- auxsc1024
545
  SIGNAL auxsc1002 : BIT;       -- auxsc1002
546
  SIGNAL auxsc959 : BIT;        -- auxsc959
547
  SIGNAL auxsc958 : BIT;        -- auxsc958
548
  SIGNAL auxsc1023 : BIT;       -- auxsc1023
549
  SIGNAL auxsc1022 : BIT;       -- auxsc1022
550
  SIGNAL auxsc1009 : BIT;       -- auxsc1009
551
  SIGNAL auxsc999 : BIT;        -- auxsc999
552
  SIGNAL auxsc998 : BIT;        -- auxsc998
553
  SIGNAL auxsc997 : BIT;        -- auxsc997
554
  SIGNAL auxsc1021 : BIT;       -- auxsc1021
555
  SIGNAL auxsc1008 : BIT;       -- auxsc1008
556
  SIGNAL auxsc994 : BIT;        -- auxsc994
557
  SIGNAL auxsc980 : BIT;        -- auxsc980
558
  SIGNAL auxsc1007 : BIT;       -- auxsc1007
559
  SIGNAL auxsc1006 : BIT;       -- auxsc1006
560
  SIGNAL auxsc1005 : BIT;       -- auxsc1005
561
  SIGNAL auxsc951 : BIT;        -- auxsc951
562
  SIGNAL auxsc950 : BIT;        -- auxsc950
563
  SIGNAL auxsc923 : BIT;        -- auxsc923
564
  SIGNAL auxsc921 : BIT;        -- auxsc921
565
  SIGNAL auxsc949 : BIT;        -- auxsc949
566
  SIGNAL auxsc948 : BIT;        -- auxsc948
567
  SIGNAL auxsc947 : BIT;        -- auxsc947
568
  SIGNAL auxsc946 : BIT;        -- auxsc946
569
  SIGNAL auxsc934 : BIT;        -- auxsc934
570
  SIGNAL auxsc175 : BIT;        -- auxsc175
571
  SIGNAL auxsc945 : BIT;        -- auxsc945
572
  SIGNAL auxsc932 : BIT;        -- auxsc932
573
  SIGNAL auxsc931 : BIT;        -- auxsc931
574
  SIGNAL auxsc944 : BIT;        -- auxsc944
575
  SIGNAL auxsc942 : BIT;        -- auxsc942
576
  SIGNAL auxsc941 : BIT;        -- auxsc941
577
  SIGNAL auxsc913 : BIT;        -- auxsc913
578
  SIGNAL auxsc916 : BIT;        -- auxsc916
579
  SIGNAL auxsc917 : BIT;        -- auxsc917
580
  SIGNAL auxsc914 : BIT;        -- auxsc914
581
  SIGNAL auxsc462 : BIT;        -- auxsc462
582
  SIGNAL auxsc940 : BIT;        -- auxsc940
583
  SIGNAL auxsc939 : BIT;        -- auxsc939
584
  SIGNAL auxsc938 : BIT;        -- auxsc938
585
  SIGNAL auxsc937 : BIT;        -- auxsc937
586
  SIGNAL auxsc936 : BIT;        -- auxsc936
587
  SIGNAL auxsc665 : BIT;        -- auxsc665
588
  SIGNAL auxsc664 : BIT;        -- auxsc664
589
  SIGNAL auxsc658 : BIT;        -- auxsc658
590
  SIGNAL auxsc645 : BIT;        -- auxsc645
591
  SIGNAL auxsc637 : BIT;        -- auxsc637
592
  SIGNAL auxsc632 : BIT;        -- auxsc632
593
  SIGNAL auxsc636 : BIT;        -- auxsc636
594
  SIGNAL auxsc657 : BIT;        -- auxsc657
595
  SIGNAL auxsc617 : BIT;        -- auxsc617
596
  SIGNAL auxsc177 : BIT;        -- auxsc177
597
  SIGNAL auxsc639 : BIT;        -- auxsc639
598
  SIGNAL auxsc347 : BIT;        -- auxsc347
599
  SIGNAL auxsc656 : BIT;        -- auxsc656
600
  SIGNAL auxsc654 : BIT;        -- auxsc654
601
  SIGNAL auxsc611 : BIT;        -- auxsc611
602
  SIGNAL auxsc642 : BIT;        -- auxsc642
603
  SIGNAL auxsc641 : BIT;        -- auxsc641
604
  SIGNAL auxsc640 : BIT;        -- auxsc640
605
  SIGNAL auxsc663 : BIT;        -- auxsc663
606
  SIGNAL auxsc662 : BIT;        -- auxsc662
607
  SIGNAL auxsc600 : BIT;        -- auxsc600
608
  SIGNAL auxsc643 : BIT;        -- auxsc643
609
  SIGNAL auxsc634 : BIT;        -- auxsc634
610
  SIGNAL auxsc221 : BIT;        -- auxsc221
611
  SIGNAL auxsc661 : BIT;        -- auxsc661
612
  SIGNAL auxsc594 : BIT;        -- auxsc594
613
  SIGNAL auxsc647 : BIT;        -- auxsc647
614
  SIGNAL auxsc648 : BIT;        -- auxsc648
615
  SIGNAL auxsc652 : BIT;        -- auxsc652
616
  SIGNAL auxsc651 : BIT;        -- auxsc651
617
  SIGNAL auxsc650 : BIT;        -- auxsc650
618
  SIGNAL auxsc649 : BIT;        -- auxsc649
619
  SIGNAL auxsc867 : BIT;        -- auxsc867
620
  SIGNAL auxsc870 : BIT;        -- auxsc870
621
  SIGNAL auxsc863 : BIT;        -- auxsc863
622
  SIGNAL auxsc874 : BIT;        -- auxsc874
623
  SIGNAL auxsc873 : BIT;        -- auxsc873
624
  SIGNAL auxsc872 : BIT;        -- auxsc872
625
  SIGNAL auxsc871 : BIT;        -- auxsc871
626
  SIGNAL auxsc839 : BIT;        -- auxsc839
627
  SIGNAL auxsc851 : BIT;        -- auxsc851
628
  SIGNAL auxsc845 : BIT;        -- auxsc845
629
  SIGNAL auxsc850 : BIT;        -- auxsc850
630
  SIGNAL auxsc531 : BIT;        -- auxsc531
631
  SIGNAL auxsc841 : BIT;        -- auxsc841
632
  SIGNAL auxsc191 : BIT;        -- auxsc191
633
  SIGNAL auxsc852 : BIT;        -- auxsc852
634
  SIGNAL auxsc853 : BIT;        -- auxsc853
635
  SIGNAL auxsc349 : BIT;        -- auxsc349
636
  SIGNAL auxsc832 : BIT;        -- auxsc832
637
  SIGNAL auxsc833 : BIT;        -- auxsc833
638
  SIGNAL auxsc834 : BIT;        -- auxsc834
639
  SIGNAL auxsc110 : BIT;        -- auxsc110
640
  SIGNAL auxsc825 : BIT;        -- auxsc825
641
  SIGNAL auxsc824 : BIT;        -- auxsc824
642
  SIGNAL auxsc102 : BIT;        -- auxsc102
643
  SIGNAL auxsc823 : BIT;        -- auxsc823
644
  SIGNAL auxsc822 : BIT;        -- auxsc822
645
  SIGNAL auxsc819 : BIT;        -- auxsc819
646
  SIGNAL auxsc803 : BIT;        -- auxsc803
647
  SIGNAL auxsc790 : BIT;        -- auxsc790
648
  SIGNAL auxsc813 : BIT;        -- auxsc813
649
  SIGNAL auxsc812 : BIT;        -- auxsc812
650
  SIGNAL auxsc219 : BIT;        -- auxsc219
651
  SIGNAL auxsc811 : BIT;        -- auxsc811
652
  SIGNAL auxsc807 : BIT;        -- auxsc807
653
  SIGNAL auxsc810 : BIT;        -- auxsc810
654
  SIGNAL auxsc805 : BIT;        -- auxsc805
655
  SIGNAL auxsc783 : BIT;        -- auxsc783
656
  SIGNAL auxsc782 : BIT;        -- auxsc782
657
  SIGNAL auxsc655 : BIT;        -- auxsc655
658
  SIGNAL auxsc781 : BIT;        -- auxsc781
659
  SIGNAL auxsc787 : BIT;        -- auxsc787
660
  SIGNAL auxsc786 : BIT;        -- auxsc786
661
  SIGNAL auxsc785 : BIT;        -- auxsc785
662
  SIGNAL auxsc784 : BIT;        -- auxsc784
663
  SIGNAL auxsc774 : BIT;        -- auxsc774
664
  SIGNAL auxsc596 : BIT;        -- auxsc596
665
  SIGNAL auxsc747 : BIT;        -- auxsc747
666
  SIGNAL auxsc58 : BIT; -- auxsc58
667
  SIGNAL auxsc753 : BIT;        -- auxsc753
668
  SIGNAL auxsc756 : BIT;        -- auxsc756
669
  SIGNAL auxsc754 : BIT;        -- auxsc754
670
  SIGNAL auxsc567 : BIT;        -- auxsc567
671
  SIGNAL auxsc750 : BIT;        -- auxsc750
672
  SIGNAL auxsc746 : BIT;        -- auxsc746
673
  SIGNAL auxsc757 : BIT;        -- auxsc757
674
  SIGNAL auxsc755 : BIT;        -- auxsc755
675
  SIGNAL auxsc40 : BIT; -- auxsc40
676
  SIGNAL auxsc726 : BIT;        -- auxsc726
677
  SIGNAL auxsc739 : BIT;        -- auxsc739
678
  SIGNAL auxsc734 : BIT;        -- auxsc734
679
  SIGNAL auxsc732 : BIT;        -- auxsc732
680
  SIGNAL auxsc738 : BIT;        -- auxsc738
681
  SIGNAL auxsc737 : BIT;        -- auxsc737
682
  SIGNAL auxsc736 : BIT;        -- auxsc736
683
  SIGNAL auxsc735 : BIT;        -- auxsc735
684
  SIGNAL auxsc733 : BIT;        -- auxsc733
685
  SIGNAL auxsc74 : BIT; -- auxsc74
686
  SIGNAL auxsc721 : BIT;        -- auxsc721
687
  SIGNAL auxsc720 : BIT;        -- auxsc720
688
  SIGNAL auxsc719 : BIT;        -- auxsc719
689
  SIGNAL auxsc718 : BIT;        -- auxsc718
690
  SIGNAL auxsc697 : BIT;        -- auxsc697
691
  SIGNAL auxsc717 : BIT;        -- auxsc717
692
  SIGNAL auxsc716 : BIT;        -- auxsc716
693
  SIGNAL auxsc378 : BIT;        -- auxsc378
694
  SIGNAL auxsc715 : BIT;        -- auxsc715
695
  SIGNAL auxsc714 : BIT;        -- auxsc714
696
  SIGNAL auxsc699 : BIT;        -- auxsc699
697
  SIGNAL auxsc439 : BIT;        -- auxsc439
698
  SIGNAL auxsc683 : BIT;        -- auxsc683
699
  SIGNAL auxsc698 : BIT;        -- auxsc698
700
  SIGNAL auxsc713 : BIT;        -- auxsc713
701
  SIGNAL auxsc712 : BIT;        -- auxsc712
702
  SIGNAL auxsc705 : BIT;        -- auxsc705
703
  SIGNAL auxsc670 : BIT;        -- auxsc670
704
  SIGNAL auxsc57 : BIT; -- auxsc57
705
  SIGNAL auxsc704 : BIT;        -- auxsc704
706
  SIGNAL auxsc673 : BIT;        -- auxsc673
707
  SIGNAL auxsc703 : BIT;        -- auxsc703
708
  SIGNAL auxsc20 : BIT; -- auxsc20
709
  SIGNAL auxsc382 : BIT;        -- auxsc382
710
  SIGNAL auxsc19 : BIT; -- auxsc19
711
  SIGNAL auxsc16 : BIT; -- auxsc16
712
  SIGNAL auxsc18 : BIT; -- auxsc18
713
  SIGNAL auxsc15 : BIT; -- auxsc15
714
  SIGNAL auxsc423 : BIT;        -- auxsc423
715
  SIGNAL auxsc422 : BIT;        -- auxsc422
716
  SIGNAL auxsc452 : BIT;        -- auxsc452
717
  SIGNAL auxsc9 : BIT;  -- auxsc9
718
  SIGNAL auxsc6 : BIT;  -- auxsc6
719
  SIGNAL auxsc104 : BIT;        -- auxsc104
720
  SIGNAL auxsc17 : BIT; -- auxsc17
721
  SIGNAL auxsc218 : BIT;        -- auxsc218
722
  SIGNAL auxsc528 : BIT;        -- auxsc528
723
  SIGNAL auxsc527 : BIT;        -- auxsc527
724
  SIGNAL auxsc526 : BIT;        -- auxsc526
725
  SIGNAL auxsc115 : BIT;        -- auxsc115
726
  SIGNAL auxsc1 : BIT;  -- auxsc1
727
  SIGNAL auxsc14 : BIT; -- auxsc14
728
  SIGNAL aux303_a : BIT;        -- aux303_a
729
  SIGNAL aux300_a : BIT;        -- aux300_a
730
  SIGNAL aux299_a : BIT;        -- aux299_a
731
  SIGNAL aux279_a : BIT;        -- aux279_a
732
  SIGNAL aux278_a : BIT;        -- aux278_a
733
  SIGNAL aux275_a : BIT;        -- aux275_a
734
  SIGNAL aux273_a : BIT;        -- aux273_a
735
  SIGNAL aux269_a : BIT;        -- aux269_a
736
  SIGNAL aux266_a : BIT;        -- aux266_a
737
  SIGNAL aux265_a : BIT;        -- aux265_a
738
  SIGNAL aux263_a : BIT;        -- aux263_a
739
  SIGNAL aux257_a : BIT;        -- aux257_a
740
  SIGNAL aux255_a : BIT;        -- aux255_a
741
  SIGNAL aux250_a : BIT;        -- aux250_a
742
  SIGNAL aux244_a : BIT;        -- aux244_a
743
  SIGNAL aux243_a : BIT;        -- aux243_a
744
  SIGNAL aux242_a : BIT;        -- aux242_a
745
  SIGNAL aux241_a : BIT;        -- aux241_a
746
  SIGNAL aux240_a : BIT;        -- aux240_a
747
  SIGNAL aux239_a : BIT;        -- aux239_a
748
  SIGNAL aux237_a : BIT;        -- aux237_a
749
  SIGNAL aux236_a : BIT;        -- aux236_a
750
  SIGNAL aux234_a : BIT;        -- aux234_a
751
  SIGNAL aux231_a : BIT;        -- aux231_a
752
  SIGNAL aux228_a : BIT;        -- aux228_a
753
  SIGNAL aux226_a : BIT;        -- aux226_a
754
  SIGNAL aux224_a : BIT;        -- aux224_a
755
  SIGNAL aux223_a : BIT;        -- aux223_a
756
  SIGNAL aux221_a : BIT;        -- aux221_a
757
  SIGNAL aux220_a : BIT;        -- aux220_a
758
  SIGNAL aux217_a : BIT;        -- aux217_a
759
  SIGNAL aux215_a : BIT;        -- aux215_a
760
  SIGNAL aux281_a : BIT;        -- aux281_a
761
  SIGNAL aux282_a : BIT;        -- aux282_a
762
  SIGNAL aux285_a : BIT;        -- aux285_a
763
 
764
BEGIN
765
 
766
  finish : a4_x2
767
    PORT MAP (
768
    vss => vss,
769
    vdd => vdd,
770
    q => finish,
771
    i3 => aux281_a,
772
    i2 => aux215_a,
773
    i1 => auxsc15,
774
    i0 => auxsc17);
775
  sel_in : o3_x2
776
    PORT MAP (
777
    vss => vss,
778
    vdd => vdd,
779
    q => sel_in,
780
    i2 => auxsc721,
781
    i1 => auxsc713,
782
    i0 => reset);
783
  en_key_out : a3_x2
784
    PORT MAP (
785
    vss => vss,
786
    vdd => vdd,
787
    q => en_key_out,
788
    i2 => auxsc726,
789
    i1 => auxsc732,
790
    i0 => auxsc20);
791
  en_out : a4_x2
792
    PORT MAP (
793
    vss => vss,
794
    vdd => vdd,
795
    q => en_out,
796
    i3 => aux281_a,
797
    i2 => aux231_a,
798
    i1 => auxsc15,
799
    i0 => auxreg3);
800
  en7 : a4_x2
801
    PORT MAP (
802
    vss => vss,
803
    vdd => vdd,
804
    q => en7,
805
    i3 => auxsc747,
806
    i2 => auxsc753,
807
    i1 => auxsc746,
808
    i0 => auxsc20);
809
  en6 : ao22_x2
810
    PORT MAP (
811
    vss => vss,
812
    vdd => vdd,
813
    q => en6,
814
    i2 => auxsc20,
815
    i1 => auxsc783,
816
    i0 => auxsc787);
817
  en5 : a2_x2
818
    PORT MAP (
819
    vss => vss,
820
    vdd => vdd,
821
    q => en5,
822
    i1 => auxsc803,
823
    i0 => auxsc20);
824
  en4 : a3_x2
825
    PORT MAP (
826
    vss => vss,
827
    vdd => vdd,
828
    q => en4,
829
    i2 => auxreg7,
830
    i1 => auxsc825,
831
    i0 => auxsc823);
832
  en3 : a4_x2
833
    PORT MAP (
834
    vss => vss,
835
    vdd => vdd,
836
    q => en3,
837
    i3 => auxsc832,
838
    i2 => auxreg6,
839
    i1 => auxsc15,
840
    i0 => auxsc834);
841
  en2 : a4_x2
842
    PORT MAP (
843
    vss => vss,
844
    vdd => vdd,
845
    q => en2,
846
    i3 => auxsc839,
847
    i2 => auxsc845,
848
    i1 => auxsc841,
849
    i0 => auxsc852);
850
  en1 : a3_x2
851
    PORT MAP (
852
    vss => vss,
853
    vdd => vdd,
854
    q => en1,
855
    i2 => auxsc867,
856
    i1 => auxsc863,
857
    i0 => auxsc20);
858
  round_0 : o3_x2
859
    PORT MAP (
860
    vss => vss,
861
    vdd => vdd,
862
    q => round(0),
863
    i2 => auxsc665,
864
    i1 => auxsc663,
865
    i0 => reset);
866
  round_1 : o2_x2
867
    PORT MAP (
868
    vss => vss,
869
    vdd => vdd,
870
    q => round(1),
871
    i1 => auxsc951,
872
    i0 => auxsc947);
873
  round_2 : o3_x2
874
    PORT MAP (
875
    vss => vss,
876
    vdd => vdd,
877
    q => round(2),
878
    i2 => auxsc1031,
879
    i1 => auxsc1023,
880
    i0 => reset);
881
  auxsc565 : ao22_x2
882
    PORT MAP (
883
    vss => vss,
884
    vdd => vdd,
885
    q => auxsc565,
886
    i2 => auxsc20,
887
    i1 => auxsc585,
888
    i0 => auxsc581);
889
  auxsc585 : no3_x1
890
    PORT MAP (
891
    vss => vss,
892
    vdd => vdd,
893
    nq => auxsc585,
894
    i2 => auxsc584,
895
    i1 => auxsc583,
896
    i0 => auxsc582);
897
  auxsc584 : no4_x1
898
    PORT MAP (
899
    vss => vss,
900
    vdd => vdd,
901
    nq => auxsc584,
902
    i3 => aux303_a,
903
    i2 => auxsc553,
904
    i1 => auxsc15,
905
    i0 => auxreg4);
906
  auxsc553 : no2_x1
907
    PORT MAP (
908
    vss => vss,
909
    vdd => vdd,
910
    nq => auxsc553,
911
    i1 => auxreg6,
912
    i0 => auxreg3);
913
  auxsc583 : no4_x1
914
    PORT MAP (
915
    vss => vss,
916
    vdd => vdd,
917
    nq => auxsc583,
918
    i3 => auxsc571,
919
    i2 => auxsc195,
920
    i1 => auxsc569,
921
    i0 => auxsc570);
922
  auxsc571 : noa22_x1
923
    PORT MAP (
924
    vss => vss,
925
    vdd => vdd,
926
    nq => auxsc571,
927
    i2 => auxreg5,
928
    i1 => auxsc541,
929
    i0 => auxsc500);
930
  auxsc569 : an12_x1
931
    PORT MAP (
932
    vss => vss,
933
    vdd => vdd,
934
    q => auxsc569,
935
    i1 => auxsc568,
936
    i0 => auxsc9);
937
  auxsc568 : an12_x1
938
    PORT MAP (
939
    vss => vss,
940
    vdd => vdd,
941
    q => auxsc568,
942
    i1 => auxreg4,
943
    i0 => auxreg3);
944
  auxsc570 : a2_x2
945
    PORT MAP (
946
    vss => vss,
947
    vdd => vdd,
948
    q => auxsc570,
949
    i1 => auxsc6,
950
    i0 => aux244_a);
951
  auxsc582 : inv_x1
952
    PORT MAP (
953
    vss => vss,
954
    vdd => vdd,
955
    nq => auxsc582,
956
    i => auxsc89);
957
  auxsc581 : no3_x1
958
    PORT MAP (
959
    vss => vss,
960
    vdd => vdd,
961
    nq => auxsc581,
962
    i2 => auxsc580,
963
    i1 => auxsc579,
964
    i0 => auxsc89);
965
  auxsc580 : a3_x2
966
    PORT MAP (
967
    vss => vss,
968
    vdd => vdd,
969
    q => auxsc580,
970
    i2 => auxsc576,
971
    i1 => auxsc575,
972
    i0 => auxreg4);
973
  auxsc576 : na3_x1
974
    PORT MAP (
975
    vss => vss,
976
    vdd => vdd,
977
    nq => auxsc576,
978
    i2 => aux239_a,
979
    i1 => auxreg5,
980
    i0 => auxsc531);
981
  auxsc575 : oa22_x2
982
    PORT MAP (
983
    vss => vss,
984
    vdd => vdd,
985
    q => auxsc575,
986
    i2 => auxsc534,
987
    i1 => auxreg6,
988
    i0 => auxsc462);
989
  auxsc534 : o2_x2
990
    PORT MAP (
991
    vss => vss,
992
    vdd => vdd,
993
    q => auxsc534,
994
    i1 => auxreg5,
995
    i0 => auxsc14);
996
  auxsc579 : no3_x1
997
    PORT MAP (
998
    vss => vss,
999
    vdd => vdd,
1000
    nq => auxsc579,
1001
    i2 => auxsc542,
1002
    i1 => auxsc546,
1003
    i0 => aux299_a);
1004
  auxsc542 : a2_x2
1005
    PORT MAP (
1006
    vss => vss,
1007
    vdd => vdd,
1008
    q => auxsc542,
1009
    i1 => auxsc541,
1010
    i0 => auxsc17);
1011
  auxsc541 : nao22_x1
1012
    PORT MAP (
1013
    vss => vss,
1014
    vdd => vdd,
1015
    nq => auxsc541,
1016
    i2 => auxreg6,
1017
    i1 => auxreg2,
1018
    i0 => auxsc9);
1019
  auxsc546 : ao22_x2
1020
    PORT MAP (
1021
    vss => vss,
1022
    vdd => vdd,
1023
    q => auxsc546,
1024
    i2 => auxsc15,
1025
    i1 => auxsc567,
1026
    i0 => auxsc17);
1027
  auxsc488 : a2_x2
1028
    PORT MAP (
1029
    vss => vss,
1030
    vdd => vdd,
1031
    q => auxsc488,
1032
    i1 => auxsc487,
1033
    i0 => auxsc20);
1034
  auxsc487 : o3_x2
1035
    PORT MAP (
1036
    vss => vss,
1037
    vdd => vdd,
1038
    q => auxsc487,
1039
    i2 => auxsc523,
1040
    i1 => auxsc520,
1041
    i0 => auxsc519);
1042
  auxsc523 : no3_x1
1043
    PORT MAP (
1044
    vss => vss,
1045
    vdd => vdd,
1046
    nq => auxsc523,
1047
    i2 => auxsc522,
1048
    i1 => auxsc521,
1049
    i0 => auxsc89);
1050
  auxsc522 : a3_x2
1051
    PORT MAP (
1052
    vss => vss,
1053
    vdd => vdd,
1054
    q => auxsc522,
1055
    i2 => auxsc502,
1056
    i1 => auxsc6,
1057
    i0 => auxsc501);
1058
  auxsc502 : oa22_x2
1059
    PORT MAP (
1060
    vss => vss,
1061
    vdd => vdd,
1062
    q => auxsc502,
1063
    i2 => auxreg5,
1064
    i1 => auxsc347,
1065
    i0 => auxsc456);
1066
  auxsc456 : na2_x1
1067
    PORT MAP (
1068
    vss => vss,
1069
    vdd => vdd,
1070
    nq => auxsc456,
1071
    i1 => auxsc14,
1072
    i0 => auxsc1);
1073
  auxsc501 : na2_x1
1074
    PORT MAP (
1075
    vss => vss,
1076
    vdd => vdd,
1077
    nq => auxsc501,
1078
    i1 => auxsc17,
1079
    i0 => aux279_a);
1080
  auxsc521 : a3_x2
1081
    PORT MAP (
1082
    vss => vss,
1083
    vdd => vdd,
1084
    q => auxsc521,
1085
    i2 => auxsc505,
1086
    i1 => auxreg4,
1087
    i0 => auxsc504);
1088
  auxsc505 : na3_x1
1089
    PORT MAP (
1090
    vss => vss,
1091
    vdd => vdd,
1092
    nq => auxsc505,
1093
    i2 => auxreg5,
1094
    i1 => aux239_a,
1095
    i0 => auxsc9);
1096
  auxsc504 : na2_x1
1097
    PORT MAP (
1098
    vss => vss,
1099
    vdd => vdd,
1100
    nq => auxsc504,
1101
    i1 => aux282_a,
1102
    i0 => auxsc483);
1103
  auxsc483 : xr2_x1
1104
    PORT MAP (
1105
    vss => vss,
1106
    vdd => vdd,
1107
    q => auxsc483,
1108
    i1 => auxreg2,
1109
    i0 => auxsc191);
1110
  auxsc520 : an12_x1
1111
    PORT MAP (
1112
    vss => vss,
1113
    vdd => vdd,
1114
    q => auxsc520,
1115
    i1 => auxsc475,
1116
    i0 => auxreg4);
1117
  auxsc475 : oa22_x2
1118
    PORT MAP (
1119
    vss => vss,
1120
    vdd => vdd,
1121
    q => auxsc475,
1122
    i2 => auxsc499,
1123
    i1 => auxsc15,
1124
    i0 => aux217_a);
1125
  auxsc499 : an12_x1
1126
    PORT MAP (
1127
    vss => vss,
1128
    vdd => vdd,
1129
    q => auxsc499,
1130
    i1 => auxreg5,
1131
    i0 => auxsc498);
1132
  auxsc498 : inv_x1
1133
    PORT MAP (
1134
    vss => vss,
1135
    vdd => vdd,
1136
    nq => auxsc498,
1137
    i => auxsc497);
1138
  auxsc497 : an12_x1
1139
    PORT MAP (
1140
    vss => vss,
1141
    vdd => vdd,
1142
    q => auxsc497,
1143
    i1 => auxreg1,
1144
    i0 => auxsc17);
1145
  auxsc519 : oa22_x2
1146
    PORT MAP (
1147
    vss => vss,
1148
    vdd => vdd,
1149
    q => auxsc519,
1150
    i2 => auxsc518,
1151
    i1 => auxsc511,
1152
    i0 => auxsc510);
1153
  auxsc518 : nao2o22_x1
1154
    PORT MAP (
1155
    vss => vss,
1156
    vdd => vdd,
1157
    nq => auxsc518,
1158
    i3 => auxreg5,
1159
    i2 => auxsc512,
1160
    i1 => auxsc517,
1161
    i0 => auxreg7);
1162
  auxsc512 : o2_x2
1163
    PORT MAP (
1164
    vss => vss,
1165
    vdd => vdd,
1166
    q => auxsc512,
1167
    i1 => auxsc462,
1168
    i0 => auxsc463);
1169
  auxsc463 : na2_x1
1170
    PORT MAP (
1171
    vss => vss,
1172
    vdd => vdd,
1173
    nq => auxsc463,
1174
    i1 => auxreg2,
1175
    i0 => auxreg6);
1176
  auxsc517 : na2_x1
1177
    PORT MAP (
1178
    vss => vss,
1179
    vdd => vdd,
1180
    nq => auxsc517,
1181
    i1 => auxsc514,
1182
    i0 => auxreg1);
1183
  auxsc514 : an12_x1
1184
    PORT MAP (
1185
    vss => vss,
1186
    vdd => vdd,
1187
    q => auxsc514,
1188
    i1 => auxreg4,
1189
    i0 => auxsc513);
1190
  auxsc513 : ao22_x2
1191
    PORT MAP (
1192
    vss => vss,
1193
    vdd => vdd,
1194
    q => auxsc513,
1195
    i2 => auxreg3,
1196
    i1 => auxreg2,
1197
    i0 => auxreg6);
1198
  auxsc511 : a2_x2
1199
    PORT MAP (
1200
    vss => vss,
1201
    vdd => vdd,
1202
    q => auxsc511,
1203
    i1 => auxreg5,
1204
    i0 => auxsc6);
1205
  auxsc510 : no2_x1
1206
    PORT MAP (
1207
    vss => vss,
1208
    vdd => vdd,
1209
    nq => auxsc510,
1210
    i1 => auxsc509,
1211
    i0 => auxreg7);
1212
  auxsc509 : no2_x1
1213
    PORT MAP (
1214
    vss => vss,
1215
    vdd => vdd,
1216
    nq => auxsc509,
1217
    i1 => auxsc500,
1218
    i0 => auxsc115);
1219
  auxsc500 : o2_x2
1220
    PORT MAP (
1221
    vss => vss,
1222
    vdd => vdd,
1223
    q => auxsc500,
1224
    i1 => auxreg3,
1225
    i0 => auxsc452);
1226
  auxsc419 : ao22_x2
1227
    PORT MAP (
1228
    vss => vss,
1229
    vdd => vdd,
1230
    q => auxsc419,
1231
    i2 => auxsc20,
1232
    i1 => auxsc446,
1233
    i0 => auxsc449);
1234
  auxsc446 : no4_x1
1235
    PORT MAP (
1236
    vss => vss,
1237
    vdd => vdd,
1238
    nq => auxsc446,
1239
    i3 => auxsc445,
1240
    i2 => auxsc444,
1241
    i1 => auxsc443,
1242
    i0 => auxreg7);
1243
  auxsc445 : a4_x2
1244
    PORT MAP (
1245
    vss => vss,
1246
    vdd => vdd,
1247
    q => auxsc445,
1248
    i3 => auxreg4,
1249
    i2 => auxsc438,
1250
    i1 => auxsc437,
1251
    i0 => auxsc436);
1252
  auxsc438 : na2_x1
1253
    PORT MAP (
1254
    vss => vss,
1255
    vdd => vdd,
1256
    nq => auxsc438,
1257
    i1 => aux224_a,
1258
    i0 => auxsc15);
1259
  auxsc437 : o2_x2
1260
    PORT MAP (
1261
    vss => vss,
1262
    vdd => vdd,
1263
    q => auxsc437,
1264
    i1 => auxreg3,
1265
    i0 => auxsc426);
1266
  auxsc426 : na2_x1
1267
    PORT MAP (
1268
    vss => vss,
1269
    vdd => vdd,
1270
    nq => auxsc426,
1271
    i1 => auxsc14,
1272
    i0 => auxreg1);
1273
  auxsc436 : na2_x1
1274
    PORT MAP (
1275
    vss => vss,
1276
    vdd => vdd,
1277
    nq => auxsc436,
1278
    i1 => auxreg3,
1279
    i0 => auxsc286);
1280
  auxsc444 : no4_x1
1281
    PORT MAP (
1282
    vss => vss,
1283
    vdd => vdd,
1284
    nq => auxsc444,
1285
    i3 => auxreg4,
1286
    i2 => auxsc440,
1287
    i1 => auxsc442,
1288
    i0 => auxreg5);
1289
  auxsc440 : no2_x1
1290
    PORT MAP (
1291
    vss => vss,
1292
    vdd => vdd,
1293
    nq => auxsc440,
1294
    i1 => auxsc17,
1295
    i0 => auxsc439);
1296
  auxsc442 : inv_x1
1297
    PORT MAP (
1298
    vss => vss,
1299
    vdd => vdd,
1300
    nq => auxsc442,
1301
    i => auxsc441);
1302
  auxsc441 : on12_x1
1303
    PORT MAP (
1304
    vss => vss,
1305
    vdd => vdd,
1306
    q => auxsc441,
1307
    i1 => auxreg3,
1308
    i0 => auxsc286);
1309
  auxsc443 : no3_x1
1310
    PORT MAP (
1311
    vss => vss,
1312
    vdd => vdd,
1313
    nq => auxsc443,
1314
    i2 => aux299_a,
1315
    i1 => aux278_a,
1316
    i0 => auxsc15);
1317
  auxsc449 : no3_x1
1318
    PORT MAP (
1319
    vss => vss,
1320
    vdd => vdd,
1321
    nq => auxsc449,
1322
    i2 => auxsc448,
1323
    i1 => auxsc447,
1324
    i0 => auxsc89);
1325
  auxsc448 : a2_x2
1326
    PORT MAP (
1327
    vss => vss,
1328
    vdd => vdd,
1329
    q => auxsc448,
1330
    i1 => auxreg4,
1331
    i0 => auxsc435);
1332
  auxsc435 : nao22_x1
1333
    PORT MAP (
1334
    vss => vss,
1335
    vdd => vdd,
1336
    nq => auxsc435,
1337
    i2 => auxsc425,
1338
    i1 => auxsc424,
1339
    i0 => auxreg5);
1340
  auxsc425 : nao2o22_x1
1341
    PORT MAP (
1342
    vss => vss,
1343
    vdd => vdd,
1344
    nq => auxsc425,
1345
    i3 => auxreg3,
1346
    i2 => auxsc14,
1347
    i1 => auxreg1,
1348
    i0 => auxsc1);
1349
  auxsc424 : an12_x1
1350
    PORT MAP (
1351
    vss => vss,
1352
    vdd => vdd,
1353
    q => auxsc424,
1354
    i1 => auxreg3,
1355
    i0 => auxsc14);
1356
  auxsc447 : no2_x1
1357
    PORT MAP (
1358
    vss => vss,
1359
    vdd => vdd,
1360
    nq => auxsc447,
1361
    i1 => auxreg4,
1362
    i0 => auxsc434);
1363
  auxsc434 : o4_x2
1364
    PORT MAP (
1365
    vss => vss,
1366
    vdd => vdd,
1367
    q => auxsc434,
1368
    i3 => auxsc433,
1369
    i2 => auxsc431,
1370
    i1 => auxsc429,
1371
    i0 => auxsc428);
1372
  auxsc433 : an12_x1
1373
    PORT MAP (
1374
    vss => vss,
1375
    vdd => vdd,
1376
    q => auxsc433,
1377
    i1 => auxsc432,
1378
    i0 => aux263_a);
1379
  auxsc432 : no2_x1
1380
    PORT MAP (
1381
    vss => vss,
1382
    vdd => vdd,
1383
    nq => auxsc432,
1384
    i1 => auxreg3,
1385
    i0 => auxreg5);
1386
  auxsc431 : an12_x1
1387
    PORT MAP (
1388
    vss => vss,
1389
    vdd => vdd,
1390
    q => auxsc431,
1391
    i1 => aux220_a,
1392
    i0 => auxsc430);
1393
  auxsc430 : inv_x1
1394
    PORT MAP (
1395
    vss => vss,
1396
    vdd => vdd,
1397
    nq => auxsc430,
1398
    i => auxsc15);
1399
  auxsc429 : an12_x1
1400
    PORT MAP (
1401
    vss => vss,
1402
    vdd => vdd,
1403
    q => auxsc429,
1404
    i1 => auxreg3,
1405
    i0 => auxsc422);
1406
  auxsc428 : an12_x1
1407
    PORT MAP (
1408
    vss => vss,
1409
    vdd => vdd,
1410
    q => auxsc428,
1411
    i1 => aux215_a,
1412
    i0 => auxreg1);
1413
  auxsc343 : a2_x2
1414
    PORT MAP (
1415
    vss => vss,
1416
    vdd => vdd,
1417
    q => auxsc343,
1418
    i1 => auxsc342,
1419
    i0 => auxsc20);
1420
  auxsc342 : oa2a2a2a24_x2
1421
    PORT MAP (
1422
    vss => vss,
1423
    vdd => vdd,
1424
    q => auxsc342,
1425
    i7 => auxsc375,
1426
    i6 => auxreg4,
1427
    i5 => auxsc365,
1428
    i4 => auxsc374,
1429
    i3 => auxsc340,
1430
    i2 => auxsc89,
1431
    i1 => auxsc373,
1432
    i0 => auxreg7);
1433
  auxsc375 : a3_x2
1434
    PORT MAP (
1435
    vss => vss,
1436
    vdd => vdd,
1437
    q => auxsc375,
1438
    i2 => auxsc370,
1439
    i1 => auxsc367,
1440
    i0 => auxreg7);
1441
  auxsc370 : na3_x1
1442
    PORT MAP (
1443
    vss => vss,
1444
    vdd => vdd,
1445
    nq => auxsc370,
1446
    i2 => auxsc369,
1447
    i1 => auxsc368,
1448
    i0 => auxreg5);
1449
  auxsc369 : o2_x2
1450
    PORT MAP (
1451
    vss => vss,
1452
    vdd => vdd,
1453
    q => auxsc369,
1454
    i1 => auxreg3,
1455
    i0 => auxsc349);
1456
  auxsc368 : na2_x1
1457
    PORT MAP (
1458
    vss => vss,
1459
    vdd => vdd,
1460
    nq => auxsc368,
1461
    i1 => auxreg3,
1462
    i0 => auxsc115);
1463
  auxsc367 : inv_x1
1464
    PORT MAP (
1465
    vss => vss,
1466
    vdd => vdd,
1467
    nq => auxsc367,
1468
    i => auxsc366);
1469
  auxsc366 : an12_x1
1470
    PORT MAP (
1471
    vss => vss,
1472
    vdd => vdd,
1473
    q => auxsc366,
1474
    i1 => auxsc15,
1475
    i0 => auxsc1);
1476
  auxsc365 : na3_x1
1477
    PORT MAP (
1478
    vss => vss,
1479
    vdd => vdd,
1480
    nq => auxsc365,
1481
    i2 => auxsc364,
1482
    i1 => auxsc363,
1483
    i0 => auxreg5);
1484
  auxsc364 : na2_x1
1485
    PORT MAP (
1486
    vss => vss,
1487
    vdd => vdd,
1488
    nq => auxsc364,
1489
    i1 => auxsc347,
1490
    i0 => auxsc115);
1491
  auxsc363 : o2_x2
1492
    PORT MAP (
1493
    vss => vss,
1494
    vdd => vdd,
1495
    q => auxsc363,
1496
    i1 => auxreg3,
1497
    i0 => auxsc348);
1498
  auxsc348 : na2_x1
1499
    PORT MAP (
1500
    vss => vss,
1501
    vdd => vdd,
1502
    nq => auxsc348,
1503
    i1 => aux243_a,
1504
    i0 => auxreg1);
1505
  auxsc374 : a3_x2
1506
    PORT MAP (
1507
    vss => vss,
1508
    vdd => vdd,
1509
    q => auxsc374,
1510
    i2 => auxsc362,
1511
    i1 => auxsc361,
1512
    i0 => auxsc359);
1513
  auxsc362 : o2_x2
1514
    PORT MAP (
1515
    vss => vss,
1516
    vdd => vdd,
1517
    q => auxsc362,
1518
    i1 => auxsc14,
1519
    i0 => auxreg5);
1520
  auxsc361 : na2_x1
1521
    PORT MAP (
1522
    vss => vss,
1523
    vdd => vdd,
1524
    nq => auxsc361,
1525
    i1 => auxsc360,
1526
    i0 => auxsc15);
1527
  auxsc360 : nxr2_x1
1528
    PORT MAP (
1529
    vss => vss,
1530
    vdd => vdd,
1531
    nq => auxsc360,
1532
    i1 => auxreg1,
1533
    i0 => auxreg6);
1534
  auxsc359 : an12_x1
1535
    PORT MAP (
1536
    vss => vss,
1537
    vdd => vdd,
1538
    q => auxsc359,
1539
    i1 => auxsc6,
1540
    i0 => auxsc89);
1541
  auxsc340 : o4_x2
1542
    PORT MAP (
1543
    vss => vss,
1544
    vdd => vdd,
1545
    q => auxsc340,
1546
    i3 => auxsc357,
1547
    i2 => auxsc356,
1548
    i1 => auxsc355,
1549
    i0 => auxsc353);
1550
  auxsc357 : a3_x2
1551
    PORT MAP (
1552
    vss => vss,
1553
    vdd => vdd,
1554
    q => auxsc357,
1555
    i2 => auxsc17,
1556
    i1 => aux228_a,
1557
    i0 => auxreg4);
1558
  auxsc356 : a3_x2
1559
    PORT MAP (
1560
    vss => vss,
1561
    vdd => vdd,
1562
    q => auxsc356,
1563
    i2 => auxsc17,
1564
    i1 => aux234_a,
1565
    i0 => auxreg5);
1566
  auxsc355 : an12_x1
1567
    PORT MAP (
1568
    vss => vss,
1569
    vdd => vdd,
1570
    q => auxsc355,
1571
    i1 => auxsc347,
1572
    i0 => auxsc354);
1573
  auxsc354 : inv_x1
1574
    PORT MAP (
1575
    vss => vss,
1576
    vdd => vdd,
1577
    nq => auxsc354,
1578
    i => auxsc72);
1579
  auxsc353 : oa22_x2
1580
    PORT MAP (
1581
    vss => vss,
1582
    vdd => vdd,
1583
    q => auxsc353,
1584
    i2 => aux241_a,
1585
    i1 => auxsc345,
1586
    i0 => auxsc195);
1587
  auxsc345 : oa2a22_x2
1588
    PORT MAP (
1589
    vss => vss,
1590
    vdd => vdd,
1591
    q => auxsc345,
1592
    i3 => auxreg2,
1593
    i2 => auxsc1,
1594
    i1 => auxsc9,
1595
    i0 => auxsc1);
1596
  auxsc373 : no3_x1
1597
    PORT MAP (
1598
    vss => vss,
1599
    vdd => vdd,
1600
    nq => auxsc373,
1601
    i2 => auxreg3,
1602
    i1 => auxsc372,
1603
    i0 => auxsc371);
1604
  auxsc372 : o2_x2
1605
    PORT MAP (
1606
    vss => vss,
1607
    vdd => vdd,
1608
    q => auxsc372,
1609
    i1 => auxreg1,
1610
    i0 => auxreg6);
1611
  auxsc371 : inv_x1
1612
    PORT MAP (
1613
    vss => vss,
1614
    vdd => vdd,
1615
    nq => auxsc371,
1616
    i => auxsc6);
1617
  auxsc282 : a2_x2
1618
    PORT MAP (
1619
    vss => vss,
1620
    vdd => vdd,
1621
    q => auxsc282,
1622
    i1 => auxsc281,
1623
    i0 => auxsc20);
1624
  auxsc281 : nao22_x1
1625
    PORT MAP (
1626
    vss => vss,
1627
    vdd => vdd,
1628
    nq => auxsc281,
1629
    i2 => auxsc305,
1630
    i1 => auxsc302,
1631
    i0 => auxsc300);
1632
  auxsc305 : o3_x2
1633
    PORT MAP (
1634
    vss => vss,
1635
    vdd => vdd,
1636
    q => auxsc305,
1637
    i2 => auxsc304,
1638
    i1 => auxsc303,
1639
    i0 => auxsc89);
1640
  auxsc304 : a4_x2
1641
    PORT MAP (
1642
    vss => vss,
1643
    vdd => vdd,
1644
    q => auxsc304,
1645
    i3 => auxsc296,
1646
    i2 => auxsc295,
1647
    i1 => auxsc294,
1648
    i0 => auxsc293);
1649
  auxsc296 : o3_x2
1650
    PORT MAP (
1651
    vss => vss,
1652
    vdd => vdd,
1653
    q => auxsc296,
1654
    i2 => auxsc284,
1655
    i1 => auxreg6,
1656
    i0 => auxsc17);
1657
  auxsc284 : oa22_x2
1658
    PORT MAP (
1659
    vss => vss,
1660
    vdd => vdd,
1661
    q => auxsc284,
1662
    i2 => auxreg4,
1663
    i1 => auxreg2,
1664
    i0 => auxsc9);
1665
  auxsc295 : na4_x1
1666
    PORT MAP (
1667
    vss => vss,
1668
    vdd => vdd,
1669
    nq => auxsc295,
1670
    i3 => aux242_a,
1671
    i2 => auxsc274,
1672
    i1 => auxsc15,
1673
    i0 => auxreg4);
1674
  auxsc274 : nao22_x1
1675
    PORT MAP (
1676
    vss => vss,
1677
    vdd => vdd,
1678
    nq => auxsc274,
1679
    i2 => auxsc218,
1680
    i1 => auxreg1,
1681
    i0 => auxreg6);
1682
  auxsc294 : na3_x1
1683
    PORT MAP (
1684
    vss => vss,
1685
    vdd => vdd,
1686
    nq => auxsc294,
1687
    i2 => auxsc271,
1688
    i1 => auxsc6,
1689
    i0 => auxsc17);
1690
  auxsc271 : na2_x1
1691
    PORT MAP (
1692
    vss => vss,
1693
    vdd => vdd,
1694
    nq => auxsc271,
1695
    i1 => auxreg1,
1696
    i0 => auxsc115);
1697
  auxsc293 : nao22_x1
1698
    PORT MAP (
1699
    vss => vss,
1700
    vdd => vdd,
1701
    nq => auxsc293,
1702
    i2 => auxreg5,
1703
    i1 => aux240_a,
1704
    i0 => auxsc6);
1705
  auxsc303 : a4_x2
1706
    PORT MAP (
1707
    vss => vss,
1708
    vdd => vdd,
1709
    q => auxsc303,
1710
    i3 => auxsc291,
1711
    i2 => auxsc290,
1712
    i1 => auxsc6,
1713
    i0 => auxreg5);
1714
  auxsc291 : o2_x2
1715
    PORT MAP (
1716
    vss => vss,
1717
    vdd => vdd,
1718
    q => auxsc291,
1719
    i1 => auxreg2,
1720
    i0 => auxsc110);
1721
  auxsc290 : na2_x1
1722
    PORT MAP (
1723
    vss => vss,
1724
    vdd => vdd,
1725
    nq => auxsc290,
1726
    i1 => auxsc262,
1727
    i0 => auxsc17);
1728
  auxsc262 : xr2_x1
1729
    PORT MAP (
1730
    vss => vss,
1731
    vdd => vdd,
1732
    q => auxsc262,
1733
    i1 => auxreg1,
1734
    i0 => auxreg6);
1735
  auxsc302 : nao22_x1
1736
    PORT MAP (
1737
    vss => vss,
1738
    vdd => vdd,
1739
    nq => auxsc302,
1740
    i2 => auxsc256,
1741
    i1 => auxsc301,
1742
    i0 => auxsc289);
1743
  auxsc256 : o4_x2
1744
    PORT MAP (
1745
    vss => vss,
1746
    vdd => vdd,
1747
    q => auxsc256,
1748
    i3 => aux266_a,
1749
    i2 => auxsc255,
1750
    i1 => aux220_a,
1751
    i0 => auxsc6);
1752
  auxsc255 : a2_x2
1753
    PORT MAP (
1754
    vss => vss,
1755
    vdd => vdd,
1756
    q => auxsc255,
1757
    i1 => aux275_a,
1758
    i0 => auxsc15);
1759
  auxsc301 : o2_x2
1760
    PORT MAP (
1761
    vss => vss,
1762
    vdd => vdd,
1763
    q => auxsc301,
1764
    i1 => auxsc288,
1765
    i0 => auxsc286);
1766
  auxsc288 : na3_x1
1767
    PORT MAP (
1768
    vss => vss,
1769
    vdd => vdd,
1770
    nq => auxsc288,
1771
    i2 => auxsc287,
1772
    i1 => auxsc15,
1773
    i0 => auxsc6);
1774
  auxsc287 : na2_x1
1775
    PORT MAP (
1776
    vss => vss,
1777
    vdd => vdd,
1778
    nq => auxsc287,
1779
    i1 => auxreg2,
1780
    i0 => auxsc1);
1781
  auxsc286 : no2_x1
1782
    PORT MAP (
1783
    vss => vss,
1784
    vdd => vdd,
1785
    nq => auxsc286,
1786
    i1 => auxsc9,
1787
    i0 => auxreg6);
1788
  auxsc289 : an12_x1
1789
    PORT MAP (
1790
    vss => vss,
1791
    vdd => vdd,
1792
    q => auxsc289,
1793
    i1 => auxsc16,
1794
    i0 => auxsc17);
1795
  auxsc300 : oa22_x2
1796
    PORT MAP (
1797
    vss => vss,
1798
    vdd => vdd,
1799
    q => auxsc300,
1800
    i2 => auxreg7,
1801
    i1 => auxsc299,
1802
    i0 => auxsc298);
1803
  auxsc299 : noa22_x1
1804
    PORT MAP (
1805
    vss => vss,
1806
    vdd => vdd,
1807
    nq => auxsc299,
1808
    i2 => aux226_a,
1809
    i1 => auxreg2,
1810
    i0 => auxsc1);
1811
  auxsc298 : no3_x1
1812
    PORT MAP (
1813
    vss => vss,
1814
    vdd => vdd,
1815
    nq => auxsc298,
1816
    i2 => aux300_a,
1817
    i1 => auxsc15,
1818
    i0 => auxreg4);
1819
  auxsc170 : ao22_x2
1820
    PORT MAP (
1821
    vss => vss,
1822
    vdd => vdd,
1823
    q => auxsc170,
1824
    i2 => auxsc20,
1825
    i1 => auxsc242,
1826
    i0 => auxsc244);
1827
  auxsc242 : noa22_x1
1828
    PORT MAP (
1829
    vss => vss,
1830
    vdd => vdd,
1831
    nq => auxsc242,
1832
    i2 => auxreg7,
1833
    i1 => auxsc241,
1834
    i0 => auxsc240);
1835
  auxsc241 : a4_x2
1836
    PORT MAP (
1837
    vss => vss,
1838
    vdd => vdd,
1839
    q => auxsc241,
1840
    i3 => auxsc207,
1841
    i2 => auxsc206,
1842
    i1 => auxsc204,
1843
    i0 => auxsc205);
1844
  auxsc207 : o2_x2
1845
    PORT MAP (
1846
    vss => vss,
1847
    vdd => vdd,
1848
    q => auxsc207,
1849
    i1 => auxsc201,
1850
    i0 => auxreg4);
1851
  auxsc201 : nao22_x1
1852
    PORT MAP (
1853
    vss => vss,
1854
    vdd => vdd,
1855
    nq => auxsc201,
1856
    i2 => auxreg3,
1857
    i1 => aux217_a,
1858
    i0 => auxsc200);
1859
  auxsc200 : no2_x1
1860
    PORT MAP (
1861
    vss => vss,
1862
    vdd => vdd,
1863
    nq => auxsc200,
1864
    i1 => auxreg1,
1865
    i0 => auxsc175);
1866
  auxsc206 : o3_x2
1867
    PORT MAP (
1868
    vss => vss,
1869
    vdd => vdd,
1870
    q => auxsc206,
1871
    i2 => auxsc198,
1872
    i1 => auxreg5,
1873
    i0 => auxreg4);
1874
  auxsc198 : o2_x2
1875
    PORT MAP (
1876
    vss => vss,
1877
    vdd => vdd,
1878
    q => auxsc198,
1879
    i1 => auxsc110,
1880
    i0 => auxreg2);
1881
  auxsc204 : o4_x2
1882
    PORT MAP (
1883
    vss => vss,
1884
    vdd => vdd,
1885
    q => auxsc204,
1886
    i3 => auxsc193,
1887
    i2 => auxreg5,
1888
    i1 => auxreg4,
1889
    i0 => auxreg3);
1890
  auxsc193 : noa22_x1
1891
    PORT MAP (
1892
    vss => vss,
1893
    vdd => vdd,
1894
    nq => auxsc193,
1895
    i2 => aux215_a,
1896
    i1 => auxreg1,
1897
    i0 => auxsc115);
1898
  auxsc205 : o2_x2
1899
    PORT MAP (
1900
    vss => vss,
1901
    vdd => vdd,
1902
    q => auxsc205,
1903
    i1 => auxsc142,
1904
    i0 => auxsc196);
1905
  auxsc142 : xr2_x1
1906
    PORT MAP (
1907
    vss => vss,
1908
    vdd => vdd,
1909
    q => auxsc142,
1910
    i1 => auxreg1,
1911
    i0 => auxreg2);
1912
  auxsc196 : nao22_x1
1913
    PORT MAP (
1914
    vss => vss,
1915
    vdd => vdd,
1916
    nq => auxsc196,
1917
    i2 => auxsc195,
1918
    i1 => aux234_a,
1919
    i0 => auxreg3);
1920
  auxsc195 : an12_x1
1921
    PORT MAP (
1922
    vss => vss,
1923
    vdd => vdd,
1924
    q => auxsc195,
1925
    i1 => auxsc6,
1926
    i0 => auxsc15);
1927
  auxsc240 : na3_x1
1928
    PORT MAP (
1929
    vss => vss,
1930
    vdd => vdd,
1931
    nq => auxsc240,
1932
    i2 => auxsc165,
1933
    i1 => auxsc158,
1934
    i0 => auxreg4);
1935
  auxsc165 : o2_x2
1936
    PORT MAP (
1937
    vss => vss,
1938
    vdd => vdd,
1939
    q => auxsc165,
1940
    i1 => auxsc182,
1941
    i0 => auxsc181);
1942
  auxsc182 : an12_x1
1943
    PORT MAP (
1944
    vss => vss,
1945
    vdd => vdd,
1946
    q => auxsc182,
1947
    i1 => auxsc176,
1948
    i0 => auxsc17);
1949
  auxsc176 : nxr2_x1
1950
    PORT MAP (
1951
    vss => vss,
1952
    vdd => vdd,
1953
    nq => auxsc176,
1954
    i1 => auxreg1,
1955
    i0 => auxsc16);
1956
  auxsc181 : noa22_x1
1957
    PORT MAP (
1958
    vss => vss,
1959
    vdd => vdd,
1960
    nq => auxsc181,
1961
    i2 => auxreg3,
1962
    i1 => auxsc180,
1963
    i0 => auxsc179);
1964
  auxsc180 : o2_x2
1965
    PORT MAP (
1966
    vss => vss,
1967
    vdd => vdd,
1968
    q => auxsc180,
1969
    i1 => auxreg1,
1970
    i0 => auxsc14);
1971
  auxsc179 : nao22_x1
1972
    PORT MAP (
1973
    vss => vss,
1974
    vdd => vdd,
1975
    nq => auxsc179,
1976
    i2 => auxreg1,
1977
    i1 => auxreg6,
1978
    i0 => auxsc14);
1979
  auxsc158 : o3_x2
1980
    PORT MAP (
1981
    vss => vss,
1982
    vdd => vdd,
1983
    q => auxsc158,
1984
    i2 => aux236_a,
1985
    i1 => auxsc1,
1986
    i0 => auxsc15);
1987
  auxsc244 : an12_x1
1988
    PORT MAP (
1989
    vss => vss,
1990
    vdd => vdd,
1991
    q => auxsc244,
1992
    i1 => auxsc239,
1993
    i0 => auxsc243);
1994
  auxsc239 : no4_x1
1995
    PORT MAP (
1996
    vss => vss,
1997
    vdd => vdd,
1998
    nq => auxsc239,
1999
    i3 => auxsc238,
2000
    i2 => auxsc237,
2001
    i1 => auxsc236,
2002
    i0 => auxsc235);
2003
  auxsc238 : a4_x2
2004
    PORT MAP (
2005
    vss => vss,
2006
    vdd => vdd,
2007
    q => auxsc238,
2008
    i3 => auxsc224,
2009
    i2 => auxsc223,
2010
    i1 => auxreg4,
2011
    i0 => auxreg3);
2012
  auxsc224 : na2_x1
2013
    PORT MAP (
2014
    vss => vss,
2015
    vdd => vdd,
2016
    nq => auxsc224,
2017
    i1 => auxsc191,
2018
    i0 => auxreg5);
2019
  auxsc223 : na2_x1
2020
    PORT MAP (
2021
    vss => vss,
2022
    vdd => vdd,
2023
    nq => auxsc223,
2024
    i1 => auxsc127,
2025
    i0 => auxsc15);
2026
  auxsc127 : oa22_x2
2027
    PORT MAP (
2028
    vss => vss,
2029
    vdd => vdd,
2030
    q => auxsc127,
2031
    i2 => aux231_a,
2032
    i1 => auxreg1,
2033
    i0 => auxsc14);
2034
  auxsc237 : a4_x2
2035
    PORT MAP (
2036
    vss => vss,
2037
    vdd => vdd,
2038
    q => auxsc237,
2039
    i3 => auxsc228,
2040
    i2 => auxsc226,
2041
    i1 => auxsc15,
2042
    i0 => auxsc6);
2043
  auxsc228 : no2_x1
2044
    PORT MAP (
2045
    vss => vss,
2046
    vdd => vdd,
2047
    nq => auxsc228,
2048
    i1 => aux217_a,
2049
    i0 => auxsc227);
2050
  auxsc227 : no2_x1
2051
    PORT MAP (
2052
    vss => vss,
2053
    vdd => vdd,
2054
    nq => auxsc227,
2055
    i1 => auxreg1,
2056
    i0 => auxreg2);
2057
  auxsc226 : o2_x2
2058
    PORT MAP (
2059
    vss => vss,
2060
    vdd => vdd,
2061
    q => auxsc226,
2062
    i1 => auxsc17,
2063
    i0 => auxreg2);
2064
  auxsc236 : no2_x1
2065
    PORT MAP (
2066
    vss => vss,
2067
    vdd => vdd,
2068
    nq => auxsc236,
2069
    i1 => auxsc221,
2070
    i0 => auxsc220);
2071
  auxsc220 : na4_x1
2072
    PORT MAP (
2073
    vss => vss,
2074
    vdd => vdd,
2075
    nq => auxsc220,
2076
    i3 => auxsc219,
2077
    i2 => auxsc218,
2078
    i1 => auxsc15,
2079
    i0 => auxreg4);
2080
  auxsc235 : inv_x1
2081
    PORT MAP (
2082
    vss => vss,
2083
    vdd => vdd,
2084
    nq => auxsc235,
2085
    i => auxsc234);
2086
  auxsc234 : an12_x1
2087
    PORT MAP (
2088
    vss => vss,
2089
    vdd => vdd,
2090
    q => auxsc234,
2091
    i1 => auxsc233,
2092
    i0 => auxsc89);
2093
  auxsc233 : na3_x1
2094
    PORT MAP (
2095
    vss => vss,
2096
    vdd => vdd,
2097
    nq => auxsc233,
2098
    i2 => auxreg5,
2099
    i1 => auxreg4,
2100
    i0 => auxsc14);
2101
  auxsc243 : a3_x2
2102
    PORT MAP (
2103
    vss => vss,
2104
    vdd => vdd,
2105
    q => auxsc243,
2106
    i2 => auxsc231,
2107
    i1 => auxsc230,
2108
    i0 => auxreg5);
2109
  auxsc231 : na2_x1
2110
    PORT MAP (
2111
    vss => vss,
2112
    vdd => vdd,
2113
    nq => auxsc231,
2114
    i1 => auxsc133,
2115
    i0 => auxsc17);
2116
  auxsc133 : oa22_x2
2117
    PORT MAP (
2118
    vss => vss,
2119
    vdd => vdd,
2120
    q => auxsc133,
2121
    i2 => auxsc177,
2122
    i1 => auxreg1,
2123
    i0 => auxreg2);
2124
  auxsc230 : ao22_x2
2125
    PORT MAP (
2126
    vss => vss,
2127
    vdd => vdd,
2128
    q => auxsc230,
2129
    i2 => auxsc6,
2130
    i1 => auxsc104,
2131
    i0 => auxsc17);
2132
  auxsc55 : a2_x2
2133
    PORT MAP (
2134
    vss => vss,
2135
    vdd => vdd,
2136
    q => auxsc55,
2137
    i1 => auxsc54,
2138
    i0 => auxsc20);
2139
  auxsc54 : nao22_x1
2140
    PORT MAP (
2141
    vss => vss,
2142
    vdd => vdd,
2143
    nq => auxsc54,
2144
    i2 => auxsc97,
2145
    i1 => auxsc96,
2146
    i0 => auxsc95);
2147
  auxsc97 : na2_x1
2148
    PORT MAP (
2149
    vss => vss,
2150
    vdd => vdd,
2151
    nq => auxsc97,
2152
    i1 => auxsc33,
2153
    i0 => auxsc89);
2154
  auxsc33 : o4_x2
2155
    PORT MAP (
2156
    vss => vss,
2157
    vdd => vdd,
2158
    q => auxsc33,
2159
    i3 => auxsc78,
2160
    i2 => auxsc70,
2161
    i1 => auxsc69,
2162
    i0 => auxsc67);
2163
  auxsc78 : o4_x2
2164
    PORT MAP (
2165
    vss => vss,
2166
    vdd => vdd,
2167
    q => auxsc78,
2168
    i3 => auxsc77,
2169
    i2 => auxsc73,
2170
    i1 => auxsc72,
2171
    i0 => auxsc71);
2172
  auxsc77 : no4_x1
2173
    PORT MAP (
2174
    vss => vss,
2175
    vdd => vdd,
2176
    nq => auxsc77,
2177
    i3 => auxsc76,
2178
    i2 => auxsc75,
2179
    i1 => auxsc74,
2180
    i0 => auxreg6);
2181
  auxsc76 : inv_x1
2182
    PORT MAP (
2183
    vss => vss,
2184
    vdd => vdd,
2185
    nq => auxsc76,
2186
    i => auxsc9);
2187
  auxsc75 : inv_x1
2188
    PORT MAP (
2189
    vss => vss,
2190
    vdd => vdd,
2191
    nq => auxsc75,
2192
    i => start);
2193
  auxsc73 : an12_x1
2194
    PORT MAP (
2195
    vss => vss,
2196
    vdd => vdd,
2197
    q => auxsc73,
2198
    i1 => auxsc1,
2199
    i0 => auxsc17);
2200
  auxsc71 : an12_x1
2201
    PORT MAP (
2202
    vss => vss,
2203
    vdd => vdd,
2204
    q => auxsc71,
2205
    i1 => aux226_a,
2206
    i0 => auxsc15);
2207
  auxsc70 : a2_x2
2208
    PORT MAP (
2209
    vss => vss,
2210
    vdd => vdd,
2211
    q => auxsc70,
2212
    i1 => aux285_a,
2213
    i0 => aux275_a);
2214
  auxsc69 : no2_x1
2215
    PORT MAP (
2216
    vss => vss,
2217
    vdd => vdd,
2218
    nq => auxsc69,
2219
    i1 => auxsc68,
2220
    i0 => auxsc9);
2221
  auxsc68 : nao22_x1
2222
    PORT MAP (
2223
    vss => vss,
2224
    vdd => vdd,
2225
    nq => auxsc68,
2226
    i2 => auxsc15,
2227
    i1 => auxsc17,
2228
    i0 => auxreg2);
2229
  auxsc67 : an12_x1
2230
    PORT MAP (
2231
    vss => vss,
2232
    vdd => vdd,
2233
    q => auxsc67,
2234
    i1 => auxsc31,
2235
    i0 => auxsc6);
2236
  auxsc31 : noa22_x1
2237
    PORT MAP (
2238
    vss => vss,
2239
    vdd => vdd,
2240
    nq => auxsc31,
2241
    i2 => auxreg3,
2242
    i1 => auxreg2,
2243
    i0 => auxsc9);
2244
  auxsc96 : o4_x2
2245
    PORT MAP (
2246
    vss => vss,
2247
    vdd => vdd,
2248
    q => auxsc96,
2249
    i3 => auxsc92,
2250
    i2 => auxsc91,
2251
    i1 => auxsc90,
2252
    i0 => auxsc89);
2253
  auxsc92 : a4_x2
2254
    PORT MAP (
2255
    vss => vss,
2256
    vdd => vdd,
2257
    q => auxsc92,
2258
    i3 => auxsc87,
2259
    i2 => auxsc86,
2260
    i1 => auxsc85,
2261
    i0 => auxreg4);
2262
  auxsc87 : na2_x1
2263
    PORT MAP (
2264
    vss => vss,
2265
    vdd => vdd,
2266
    nq => auxsc87,
2267
    i1 => auxsc19,
2268
    i0 => auxsc18);
2269
  auxsc86 : na2_x1
2270
    PORT MAP (
2271
    vss => vss,
2272
    vdd => vdd,
2273
    nq => auxsc86,
2274
    i1 => aux239_a,
2275
    i0 => auxsc9);
2276
  auxsc85 : na2_x1
2277
    PORT MAP (
2278
    vss => vss,
2279
    vdd => vdd,
2280
    nq => auxsc85,
2281
    i1 => aux231_a,
2282
    i0 => auxsc17);
2283
  auxsc91 : a4_x2
2284
    PORT MAP (
2285
    vss => vss,
2286
    vdd => vdd,
2287
    q => auxsc91,
2288
    i3 => auxsc80,
2289
    i2 => aux243_a,
2290
    i1 => auxsc6,
2291
    i0 => auxreg3);
2292
  auxsc80 : oa22_x2
2293
    PORT MAP (
2294
    vss => vss,
2295
    vdd => vdd,
2296
    q => auxsc80,
2297
    i2 => auxsc9,
2298
    i1 => auxsc1,
2299
    i0 => auxreg2);
2300
  auxsc90 : no3_x1
2301
    PORT MAP (
2302
    vss => vss,
2303
    vdd => vdd,
2304
    nq => auxsc90,
2305
    i2 => auxsc83,
2306
    i1 => auxsc82,
2307
    i0 => auxreg4);
2308
  auxsc83 : a2_x2
2309
    PORT MAP (
2310
    vss => vss,
2311
    vdd => vdd,
2312
    q => auxsc83,
2313
    i1 => auxsc40,
2314
    i0 => auxsc15);
2315
  auxsc82 : nao22_x1
2316
    PORT MAP (
2317
    vss => vss,
2318
    vdd => vdd,
2319
    nq => auxsc82,
2320
    i2 => auxreg1,
2321
    i1 => auxsc14,
2322
    i0 => auxreg6);
2323
  auxsc89 : inv_x1
2324
    PORT MAP (
2325
    vss => vss,
2326
    vdd => vdd,
2327
    nq => auxsc89,
2328
    i => auxreg7);
2329
  auxsc95 : no3_x1
2330
    PORT MAP (
2331
    vss => vss,
2332
    vdd => vdd,
2333
    nq => auxsc95,
2334
    i2 => auxsc51,
2335
    i1 => auxsc50,
2336
    i0 => auxreg5);
2337
  auxsc51 : a2_x2
2338
    PORT MAP (
2339
    vss => vss,
2340
    vdd => vdd,
2341
    q => auxsc51,
2342
    i1 => auxsc58,
2343
    i0 => auxreg4);
2344
  auxsc50 : a2_x2
2345
    PORT MAP (
2346
    vss => vss,
2347
    vdd => vdd,
2348
    q => auxsc50,
2349
    i1 => aux273_a,
2350
    i0 => auxsc6);
2351
  auxsc1031 : an12_x1
2352
    PORT MAP (
2353
    vss => vss,
2354
    vdd => vdd,
2355
    q => auxsc1031,
2356
    i1 => auxreg7,
2357
    i0 => auxsc1030);
2358
  auxsc1030 : nao22_x1
2359
    PORT MAP (
2360
    vss => vss,
2361
    vdd => vdd,
2362
    nq => auxsc1030,
2363
    i2 => auxsc1029,
2364
    i1 => auxsc1025,
2365
    i0 => auxsc959);
2366
  auxsc1029 : o3_x2
2367
    PORT MAP (
2368
    vss => vss,
2369
    vdd => vdd,
2370
    q => auxsc1029,
2371
    i2 => auxsc1028,
2372
    i1 => auxsc1027,
2373
    i0 => auxsc1026);
2374
  auxsc1028 : o3_x2
2375
    PORT MAP (
2376
    vss => vss,
2377
    vdd => vdd,
2378
    q => auxsc1028,
2379
    i2 => aux269_a,
2380
    i1 => auxsc1004,
2381
    i0 => auxsc6);
2382
  auxsc1004 : no2_x1
2383
    PORT MAP (
2384
    vss => vss,
2385
    vdd => vdd,
2386
    nq => auxsc1004,
2387
    i1 => auxreg5,
2388
    i0 => auxsc1001);
2389
  auxsc1001 : noa22_x1
2390
    PORT MAP (
2391
    vss => vss,
2392
    vdd => vdd,
2393
    nq => auxsc1001,
2394
    i2 => auxsc995,
2395
    i1 => auxsc17,
2396
    i0 => auxreg2);
2397
  auxsc995 : an12_x1
2398
    PORT MAP (
2399
    vss => vss,
2400
    vdd => vdd,
2401
    q => auxsc995,
2402
    i1 => auxreg3,
2403
    i0 => aux237_a);
2404
  auxsc1027 : a2_x2
2405
    PORT MAP (
2406
    vss => vss,
2407
    vdd => vdd,
2408
    q => auxsc1027,
2409
    i1 => auxsc72,
2410
    i0 => auxreg3);
2411
  auxsc72 : an12_x1
2412
    PORT MAP (
2413
    vss => vss,
2414
    vdd => vdd,
2415
    q => auxsc72,
2416
    i1 => auxsc1,
2417
    i0 => auxsc14);
2418
  auxsc1026 : a2_x2
2419
    PORT MAP (
2420
    vss => vss,
2421
    vdd => vdd,
2422
    q => auxsc1026,
2423
    i1 => aux234_a,
2424
    i0 => auxsc17);
2425
  auxsc1025 : o2_x2
2426
    PORT MAP (
2427
    vss => vss,
2428
    vdd => vdd,
2429
    q => auxsc1025,
2430
    i1 => auxsc1024,
2431
    i0 => auxreg4);
2432
  auxsc1024 : a2_x2
2433
    PORT MAP (
2434
    vss => vss,
2435
    vdd => vdd,
2436
    q => auxsc1024,
2437
    i1 => auxsc1002,
2438
    i0 => auxreg5);
2439
  auxsc1002 : nao2o22_x1
2440
    PORT MAP (
2441
    vss => vss,
2442
    vdd => vdd,
2443
    nq => auxsc1002,
2444
    i3 => aux215_a,
2445
    i2 => auxreg1,
2446
    i1 => auxreg3,
2447
    i0 => auxsc9);
2448
  auxsc959 : a3_x2
2449
    PORT MAP (
2450
    vss => vss,
2451
    vdd => vdd,
2452
    q => auxsc959,
2453
    i2 => auxsc958,
2454
    i1 => auxsc15,
2455
    i0 => auxsc40);
2456
  auxsc958 : xr2_x1
2457
    PORT MAP (
2458
    vss => vss,
2459
    vdd => vdd,
2460
    q => auxsc958,
2461
    i1 => aux221_a,
2462
    i0 => auxreg2);
2463
  auxsc1023 : noa22_x1
2464
    PORT MAP (
2465
    vss => vss,
2466
    vdd => vdd,
2467
    nq => auxsc1023,
2468
    i2 => auxreg7,
2469
    i1 => auxsc1022,
2470
    i0 => auxsc1021);
2471
  auxsc1022 : inv_x1
2472
    PORT MAP (
2473
    vss => vss,
2474
    vdd => vdd,
2475
    nq => auxsc1022,
2476
    i => auxsc1009);
2477
  auxsc1009 : an12_x1
2478
    PORT MAP (
2479
    vss => vss,
2480
    vdd => vdd,
2481
    q => auxsc1009,
2482
    i1 => auxsc999,
2483
    i0 => auxsc6);
2484
  auxsc999 : na3_x1
2485
    PORT MAP (
2486
    vss => vss,
2487
    vdd => vdd,
2488
    nq => auxsc999,
2489
    i2 => auxsc670,
2490
    i1 => auxsc998,
2491
    i0 => auxsc997);
2492
  auxsc998 : o3_x2
2493
    PORT MAP (
2494
    vss => vss,
2495
    vdd => vdd,
2496
    q => auxsc998,
2497
    i2 => auxreg6,
2498
    i1 => auxreg5,
2499
    i0 => auxreg3);
2500
  auxsc997 : nao22_x1
2501
    PORT MAP (
2502
    vss => vss,
2503
    vdd => vdd,
2504
    nq => auxsc997,
2505
    i2 => auxreg5,
2506
    i1 => auxreg6,
2507
    i0 => auxreg2);
2508
  auxsc1021 : no3_x1
2509
    PORT MAP (
2510
    vss => vss,
2511
    vdd => vdd,
2512
    nq => auxsc1021,
2513
    i2 => auxsc1008,
2514
    i1 => auxsc1007,
2515
    i0 => auxsc1006);
2516
  auxsc1008 : nao22_x1
2517
    PORT MAP (
2518
    vss => vss,
2519
    vdd => vdd,
2520
    nq => auxsc1008,
2521
    i2 => auxsc528,
2522
    i1 => aux234_a,
2523
    i0 => auxsc994);
2524
  auxsc994 : o2_x2
2525
    PORT MAP (
2526
    vss => vss,
2527
    vdd => vdd,
2528
    q => auxsc994,
2529
    i1 => auxsc980,
2530
    i0 => auxsc9);
2531
  auxsc980 : na2_x1
2532
    PORT MAP (
2533
    vss => vss,
2534
    vdd => vdd,
2535
    nq => auxsc980,
2536
    i1 => auxsc15,
2537
    i0 => auxreg3);
2538
  auxsc1007 : a3_x2
2539
    PORT MAP (
2540
    vss => vss,
2541
    vdd => vdd,
2542
    q => auxsc1007,
2543
    i2 => auxreg6,
2544
    i1 => auxreg5,
2545
    i0 => auxsc17);
2546
  auxsc1006 : no3_x1
2547
    PORT MAP (
2548
    vss => vss,
2549
    vdd => vdd,
2550
    nq => auxsc1006,
2551
    i2 => auxsc1005,
2552
    i1 => auxsc17,
2553
    i0 => auxsc526);
2554
  auxsc1005 : na2_x1
2555
    PORT MAP (
2556
    vss => vss,
2557
    vdd => vdd,
2558
    nq => auxsc1005,
2559
    i1 => auxreg5,
2560
    i0 => auxsc6);
2561
  auxsc951 : no3_x1
2562
    PORT MAP (
2563
    vss => vss,
2564
    vdd => vdd,
2565
    nq => auxsc951,
2566
    i2 => auxsc950,
2567
    i1 => auxsc949,
2568
    i0 => auxreg4);
2569
  auxsc950 : o2_x2
2570
    PORT MAP (
2571
    vss => vss,
2572
    vdd => vdd,
2573
    q => auxsc950,
2574
    i1 => auxreg7,
2575
    i0 => auxsc923);
2576
  auxsc923 : no2_x1
2577
    PORT MAP (
2578
    vss => vss,
2579
    vdd => vdd,
2580
    nq => auxsc923,
2581
    i1 => auxsc921,
2582
    i0 => auxreg3);
2583
  auxsc921 : an12_x1
2584
    PORT MAP (
2585
    vss => vss,
2586
    vdd => vdd,
2587
    q => auxsc921,
2588
    i1 => aux223_a,
2589
    i0 => auxreg3);
2590
  auxsc949 : nao22_x1
2591
    PORT MAP (
2592
    vss => vss,
2593
    vdd => vdd,
2594
    nq => auxsc949,
2595
    i2 => auxsc15,
2596
    i1 => auxsc948,
2597
    i0 => aux228_a);
2598
  auxsc948 : o2_x2
2599
    PORT MAP (
2600
    vss => vss,
2601
    vdd => vdd,
2602
    q => auxsc948,
2603
    i1 => aux221_a,
2604
    i0 => aux266_a);
2605
  auxsc947 : na4_x1
2606
    PORT MAP (
2607
    vss => vss,
2608
    vdd => vdd,
2609
    nq => auxsc947,
2610
    i3 => auxsc946,
2611
    i2 => auxsc945,
2612
    i1 => auxsc944,
2613
    i0 => auxsc20);
2614
  auxsc946 : o3_x2
2615
    PORT MAP (
2616
    vss => vss,
2617
    vdd => vdd,
2618
    q => auxsc946,
2619
    i2 => auxreg7,
2620
    i1 => auxsc934,
2621
    i0 => auxsc6);
2622
  auxsc934 : nao2o22_x1
2623
    PORT MAP (
2624
    vss => vss,
2625
    vdd => vdd,
2626
    nq => auxsc934,
2627
    i3 => auxsc175,
2628
    i2 => auxreg1,
2629
    i1 => auxreg3,
2630
    i0 => auxreg2);
2631
  auxsc175 : nxr2_x1
2632
    PORT MAP (
2633
    vss => vss,
2634
    vdd => vdd,
2635
    nq => auxsc175,
2636
    i1 => auxsc14,
2637
    i0 => auxreg6);
2638
  auxsc945 : o4_x2
2639
    PORT MAP (
2640
    vss => vss,
2641
    vdd => vdd,
2642
    q => auxsc945,
2643
    i3 => auxreg7,
2644
    i2 => auxsc15,
2645
    i1 => auxsc932,
2646
    i0 => auxsc931);
2647
  auxsc932 : a2_x2
2648
    PORT MAP (
2649
    vss => vss,
2650
    vdd => vdd,
2651
    q => auxsc932,
2652
    i1 => auxreg4,
2653
    i0 => auxsc14);
2654
  auxsc931 : no3_x1
2655
    PORT MAP (
2656
    vss => vss,
2657
    vdd => vdd,
2658
    nq => auxsc931,
2659
    i2 => auxreg4,
2660
    i1 => aux265_a,
2661
    i0 => aux257_a);
2662
  auxsc944 : na3_x1
2663
    PORT MAP (
2664
    vss => vss,
2665
    vdd => vdd,
2666
    nq => auxsc944,
2667
    i2 => auxreg7,
2668
    i1 => auxsc942,
2669
    i0 => auxsc940);
2670
  auxsc942 : oa22_x2
2671
    PORT MAP (
2672
    vss => vss,
2673
    vdd => vdd,
2674
    q => auxsc942,
2675
    i2 => auxsc941,
2676
    i1 => auxsc917,
2677
    i0 => auxreg4);
2678
  auxsc941 : ao22_x2
2679
    PORT MAP (
2680
    vss => vss,
2681
    vdd => vdd,
2682
    q => auxsc941,
2683
    i2 => auxsc6,
2684
    i1 => auxsc913,
2685
    i0 => auxsc916);
2686
  auxsc913 : an12_x1
2687
    PORT MAP (
2688
    vss => vss,
2689
    vdd => vdd,
2690
    q => auxsc913,
2691
    i1 => aux243_a,
2692
    i0 => auxsc9);
2693
  auxsc916 : o2_x2
2694
    PORT MAP (
2695
    vss => vss,
2696
    vdd => vdd,
2697
    q => auxsc916,
2698
    i1 => auxreg5,
2699
    i0 => auxsc347);
2700
  auxsc917 : nao2o22_x1
2701
    PORT MAP (
2702
    vss => vss,
2703
    vdd => vdd,
2704
    nq => auxsc917,
2705
    i3 => auxsc914,
2706
    i2 => auxreg5,
2707
    i1 => auxreg6,
2708
    i0 => auxsc15);
2709
  auxsc914 : nao22_x1
2710
    PORT MAP (
2711
    vss => vss,
2712
    vdd => vdd,
2713
    nq => auxsc914,
2714
    i2 => auxsc596,
2715
    i1 => auxsc528,
2716
    i0 => auxsc462);
2717
  auxsc462 : na2_x1
2718
    PORT MAP (
2719
    vss => vss,
2720
    vdd => vdd,
2721
    nq => auxsc462,
2722
    i1 => auxreg3,
2723
    i0 => auxsc9);
2724
  auxsc940 : ao22_x2
2725
    PORT MAP (
2726
    vss => vss,
2727
    vdd => vdd,
2728
    q => auxsc940,
2729
    i2 => auxsc939,
2730
    i1 => auxsc15,
2731
    i0 => auxsc937);
2732
  auxsc939 : na4_x1
2733
    PORT MAP (
2734
    vss => vss,
2735
    vdd => vdd,
2736
    nq => auxsc939,
2737
    i3 => auxsc938,
2738
    i2 => auxreg5,
2739
    i1 => auxsc6,
2740
    i0 => auxsc17);
2741
  auxsc938 : oa22_x2
2742
    PORT MAP (
2743
    vss => vss,
2744
    vdd => vdd,
2745
    q => auxsc938,
2746
    i2 => auxreg2,
2747
    i1 => auxreg6,
2748
    i0 => auxreg1);
2749
  auxsc937 : o3_x2
2750
    PORT MAP (
2751
    vss => vss,
2752
    vdd => vdd,
2753
    q => auxsc937,
2754
    i2 => auxreg4,
2755
    i1 => auxsc17,
2756
    i0 => auxsc936);
2757
  auxsc936 : xr2_x1
2758
    PORT MAP (
2759
    vss => vss,
2760
    vdd => vdd,
2761
    q => auxsc936,
2762
    i1 => auxreg2,
2763
    i0 => auxreg1);
2764
  auxsc665 : an12_x1
2765
    PORT MAP (
2766
    vss => vss,
2767
    vdd => vdd,
2768
    q => auxsc665,
2769
    i1 => auxreg7,
2770
    i0 => auxsc664);
2771
  auxsc664 : no4_x1
2772
    PORT MAP (
2773
    vss => vss,
2774
    vdd => vdd,
2775
    nq => auxsc664,
2776
    i3 => auxsc658,
2777
    i2 => auxsc657,
2778
    i1 => auxsc656,
2779
    i0 => auxsc654);
2780
  auxsc658 : an12_x1
2781
    PORT MAP (
2782
    vss => vss,
2783
    vdd => vdd,
2784
    q => auxsc658,
2785
    i1 => auxsc645,
2786
    i0 => auxsc6);
2787
  auxsc645 : nao2o22_x1
2788
    PORT MAP (
2789
    vss => vss,
2790
    vdd => vdd,
2791
    nq => auxsc645,
2792
    i3 => auxsc637,
2793
    i2 => auxsc15,
2794
    i1 => auxreg5,
2795
    i0 => auxsc636);
2796
  auxsc637 : ao2o22_x2
2797
    PORT MAP (
2798
    vss => vss,
2799
    vdd => vdd,
2800
    q => auxsc637,
2801
    i3 => aux215_a,
2802
    i2 => auxsc531,
2803
    i1 => auxreg3,
2804
    i0 => auxsc632);
2805
  auxsc632 : inv_x1
2806
    PORT MAP (
2807
    vss => vss,
2808
    vdd => vdd,
2809
    nq => auxsc632,
2810
    i => aux237_a);
2811
  auxsc636 : noa22_x1
2812
    PORT MAP (
2813
    vss => vss,
2814
    vdd => vdd,
2815
    nq => auxsc636,
2816
    i2 => aux217_a,
2817
    i1 => auxreg2,
2818
    i0 => auxsc1);
2819
  auxsc657 : an12_x1
2820
    PORT MAP (
2821
    vss => vss,
2822
    vdd => vdd,
2823
    q => auxsc657,
2824
    i1 => auxsc617,
2825
    i0 => auxreg5);
2826
  auxsc617 : nao2o22_x1
2827
    PORT MAP (
2828
    vss => vss,
2829
    vdd => vdd,
2830
    nq => auxsc617,
2831
    i3 => auxsc177,
2832
    i2 => auxsc639,
2833
    i1 => auxsc528,
2834
    i0 => aux255_a);
2835
  auxsc177 : xr2_x1
2836
    PORT MAP (
2837
    vss => vss,
2838
    vdd => vdd,
2839
    q => auxsc177,
2840
    i1 => auxreg6,
2841
    i0 => auxsc14);
2842
  auxsc639 : inv_x1
2843
    PORT MAP (
2844
    vss => vss,
2845
    vdd => vdd,
2846
    nq => auxsc639,
2847
    i => auxsc347);
2848
  auxsc347 : an12_x1
2849
    PORT MAP (
2850
    vss => vss,
2851
    vdd => vdd,
2852
    q => auxsc347,
2853
    i1 => auxreg3,
2854
    i0 => auxreg1);
2855
  auxsc656 : no3_x1
2856
    PORT MAP (
2857
    vss => vss,
2858
    vdd => vdd,
2859
    nq => auxsc656,
2860
    i2 => auxreg6,
2861
    i1 => auxsc15,
2862
    i0 => auxsc655);
2863
  auxsc654 : an12_x1
2864
    PORT MAP (
2865
    vss => vss,
2866
    vdd => vdd,
2867
    q => auxsc654,
2868
    i1 => auxsc611,
2869
    i0 => auxreg4);
2870
  auxsc611 : nao22_x1
2871
    PORT MAP (
2872
    vss => vss,
2873
    vdd => vdd,
2874
    nq => auxsc611,
2875
    i2 => auxsc642,
2876
    i1 => auxreg5,
2877
    i0 => auxsc640);
2878
  auxsc642 : na3_x1
2879
    PORT MAP (
2880
    vss => vss,
2881
    vdd => vdd,
2882
    nq => auxsc642,
2883
    i2 => auxreg5,
2884
    i1 => auxreg3,
2885
    i0 => auxsc641);
2886
  auxsc641 : no2_x1
2887
    PORT MAP (
2888
    vss => vss,
2889
    vdd => vdd,
2890
    nq => auxsc641,
2891
    i1 => auxreg2,
2892
    i0 => auxreg1);
2893
  auxsc640 : na2_x1
2894
    PORT MAP (
2895
    vss => vss,
2896
    vdd => vdd,
2897
    nq => auxsc640,
2898
    i1 => auxsc17,
2899
    i0 => aux257_a);
2900
  auxsc663 : noa22_x1
2901
    PORT MAP (
2902
    vss => vss,
2903
    vdd => vdd,
2904
    nq => auxsc663,
2905
    i2 => auxreg7,
2906
    i1 => auxsc662,
2907
    i0 => auxsc661);
2908
  auxsc662 : na3_x1
2909
    PORT MAP (
2910
    vss => vss,
2911
    vdd => vdd,
2912
    nq => auxsc662,
2913
    i2 => auxsc600,
2914
    i1 => auxsc596,
2915
    i0 => auxsc6);
2916
  auxsc600 : nao22_x1
2917
    PORT MAP (
2918
    vss => vss,
2919
    vdd => vdd,
2920
    nq => auxsc600,
2921
    i2 => auxsc15,
2922
    i1 => auxsc643,
2923
    i0 => auxreg3);
2924
  auxsc643 : ao22_x2
2925
    PORT MAP (
2926
    vss => vss,
2927
    vdd => vdd,
2928
    q => auxsc643,
2929
    i2 => auxsc634,
2930
    i1 => auxreg6,
2931
    i0 => auxreg1);
2932
  auxsc634 : inv_x1
2933
    PORT MAP (
2934
    vss => vss,
2935
    vdd => vdd,
2936
    nq => auxsc634,
2937
    i => auxsc221);
2938
  auxsc221 : an12_x1
2939
    PORT MAP (
2940
    vss => vss,
2941
    vdd => vdd,
2942
    q => auxsc221,
2943
    i1 => auxreg1,
2944
    i0 => auxreg2);
2945
  auxsc661 : no2_x1
2946
    PORT MAP (
2947
    vss => vss,
2948
    vdd => vdd,
2949
    nq => auxsc661,
2950
    i1 => auxsc594,
2951
    i0 => auxsc648);
2952
  auxsc594 : a3_x2
2953
    PORT MAP (
2954
    vss => vss,
2955
    vdd => vdd,
2956
    q => auxsc594,
2957
    i2 => auxreg6,
2958
    i1 => auxreg5,
2959
    i0 => auxsc647);
2960
  auxsc647 : oa22_x2
2961
    PORT MAP (
2962
    vss => vss,
2963
    vdd => vdd,
2964
    q => auxsc647,
2965
    i2 => auxreg3,
2966
    i1 => auxreg2,
2967
    i0 => auxsc9);
2968
  auxsc648 : nao22_x1
2969
    PORT MAP (
2970
    vss => vss,
2971
    vdd => vdd,
2972
    nq => auxsc648,
2973
    i2 => auxsc652,
2974
    i1 => auxreg5,
2975
    i0 => auxsc649);
2976
  auxsc652 : ao22_x2
2977
    PORT MAP (
2978
    vss => vss,
2979
    vdd => vdd,
2980
    q => auxsc652,
2981
    i2 => auxsc651,
2982
    i1 => auxsc6,
2983
    i0 => auxsc650);
2984
  auxsc651 : na2_x1
2985
    PORT MAP (
2986
    vss => vss,
2987
    vdd => vdd,
2988
    nq => auxsc651,
2989
    i1 => auxreg3,
2990
    i0 => aux217_a);
2991
  auxsc650 : na2_x1
2992
    PORT MAP (
2993
    vss => vss,
2994
    vdd => vdd,
2995
    nq => auxsc650,
2996
    i1 => auxreg3,
2997
    i0 => auxsc1);
2998
  auxsc649 : o2_x2
2999
    PORT MAP (
3000
    vss => vss,
3001
    vdd => vdd,
3002
    q => auxsc649,
3003
    i1 => auxsc17,
3004
    i0 => auxsc14);
3005
  auxsc867 : na2_x1
3006
    PORT MAP (
3007
    vss => vss,
3008
    vdd => vdd,
3009
    nq => auxsc867,
3010
    i1 => auxreg7,
3011
    i0 => auxsc870);
3012
  auxsc870 : o3_x2
3013
    PORT MAP (
3014
    vss => vss,
3015
    vdd => vdd,
3016
    q => auxsc870,
3017
    i2 => auxreg4,
3018
    i1 => auxsc17,
3019
    i0 => auxsc526);
3020
  auxsc863 : nao2o22_x1
3021
    PORT MAP (
3022
    vss => vss,
3023
    vdd => vdd,
3024
    nq => auxsc863,
3025
    i3 => auxsc874,
3026
    i2 => auxsc873,
3027
    i1 => auxsc872,
3028
    i0 => auxsc871);
3029
  auxsc874 : a2_x2
3030
    PORT MAP (
3031
    vss => vss,
3032
    vdd => vdd,
3033
    q => auxsc874,
3034
    i1 => auxreg6,
3035
    i0 => auxreg3);
3036
  auxsc873 : na2_x1
3037
    PORT MAP (
3038
    vss => vss,
3039
    vdd => vdd,
3040
    nq => auxsc873,
3041
    i1 => auxreg4,
3042
    i0 => auxreg1);
3043
  auxsc872 : o2_x2
3044
    PORT MAP (
3045
    vss => vss,
3046
    vdd => vdd,
3047
    q => auxsc872,
3048
    i1 => auxreg6,
3049
    i0 => auxsc9);
3050
  auxsc871 : ao22_x2
3051
    PORT MAP (
3052
    vss => vss,
3053
    vdd => vdd,
3054
    q => auxsc871,
3055
    i2 => auxreg5,
3056
    i1 => auxsc17,
3057
    i0 => auxsc14);
3058
  auxsc839 : o2_x2
3059
    PORT MAP (
3060
    vss => vss,
3061
    vdd => vdd,
3062
    q => auxsc839,
3063
    i1 => auxreg7,
3064
    i0 => auxsc851);
3065
  auxsc851 : noa22_x1
3066
    PORT MAP (
3067
    vss => vss,
3068
    vdd => vdd,
3069
    nq => auxsc851,
3070
    i2 => auxsc17,
3071
    i1 => auxsc1,
3072
    i0 => auxreg2);
3073
  auxsc845 : na3_x1
3074
    PORT MAP (
3075
    vss => vss,
3076
    vdd => vdd,
3077
    nq => auxsc845,
3078
    i2 => auxreg7,
3079
    i1 => auxsc850,
3080
    i0 => auxsc531);
3081
  auxsc850 : na2_x1
3082
    PORT MAP (
3083
    vss => vss,
3084
    vdd => vdd,
3085
    nq => auxsc850,
3086
    i1 => aux215_a,
3087
    i0 => auxsc17);
3088
  auxsc531 : na2_x1
3089
    PORT MAP (
3090
    vss => vss,
3091
    vdd => vdd,
3092
    nq => auxsc531,
3093
    i1 => auxreg3,
3094
    i0 => auxreg1);
3095
  auxsc841 : oa22_x2
3096
    PORT MAP (
3097
    vss => vss,
3098
    vdd => vdd,
3099
    q => auxsc841,
3100
    i2 => auxreg5,
3101
    i1 => auxreg7,
3102
    i0 => auxsc191);
3103
  auxsc191 : an12_x1
3104
    PORT MAP (
3105
    vss => vss,
3106
    vdd => vdd,
3107
    q => auxsc191,
3108
    i1 => auxreg1,
3109
    i0 => auxsc1);
3110
  auxsc852 : a2_x2
3111
    PORT MAP (
3112
    vss => vss,
3113
    vdd => vdd,
3114
    q => auxsc852,
3115
    i1 => auxsc853,
3116
    i0 => auxsc20);
3117
  auxsc853 : nao22_x1
3118
    PORT MAP (
3119
    vss => vss,
3120
    vdd => vdd,
3121
    nq => auxsc853,
3122
    i2 => auxreg4,
3123
    i1 => auxsc349,
3124
    i0 => auxreg5);
3125
  auxsc349 : na2_x1
3126
    PORT MAP (
3127
    vss => vss,
3128
    vdd => vdd,
3129
    nq => auxsc349,
3130
    i1 => auxsc16,
3131
    i0 => auxreg1);
3132
  auxsc832 : na2_x1
3133
    PORT MAP (
3134
    vss => vss,
3135
    vdd => vdd,
3136
    nq => auxsc832,
3137
    i1 => auxreg7,
3138
    i0 => auxsc833);
3139
  auxsc833 : o2_x2
3140
    PORT MAP (
3141
    vss => vss,
3142
    vdd => vdd,
3143
    q => auxsc833,
3144
    i1 => auxreg4,
3145
    i0 => auxsc40);
3146
  auxsc834 : ao22_x2
3147
    PORT MAP (
3148
    vss => vss,
3149
    vdd => vdd,
3150
    q => auxsc834,
3151
    i2 => auxsc20,
3152
    i1 => auxreg2,
3153
    i0 => auxsc110);
3154
  auxsc110 : na2_x1
3155
    PORT MAP (
3156
    vss => vss,
3157
    vdd => vdd,
3158
    nq => auxsc110,
3159
    i1 => auxreg1,
3160
    i0 => auxreg3);
3161
  auxsc825 : na2_x1
3162
    PORT MAP (
3163
    vss => vss,
3164
    vdd => vdd,
3165
    nq => auxsc825,
3166
    i1 => auxsc824,
3167
    i0 => auxsc734);
3168
  auxsc824 : ao22_x2
3169
    PORT MAP (
3170
    vss => vss,
3171
    vdd => vdd,
3172
    q => auxsc824,
3173
    i2 => auxsc102,
3174
    i1 => auxreg6,
3175
    i0 => auxsc9);
3176
  auxsc102 : on12_x1
3177
    PORT MAP (
3178
    vss => vss,
3179
    vdd => vdd,
3180
    q => auxsc102,
3181
    i1 => auxreg1,
3182
    i0 => auxsc14);
3183
  auxsc823 : no3_x1
3184
    PORT MAP (
3185
    vss => vss,
3186
    vdd => vdd,
3187
    nq => auxsc823,
3188
    i2 => auxsc822,
3189
    i1 => auxreg4,
3190
    i0 => reset);
3191
  auxsc822 : a2_x2
3192
    PORT MAP (
3193
    vss => vss,
3194
    vdd => vdd,
3195
    q => auxsc822,
3196
    i1 => auxreg5,
3197
    i0 => auxsc819);
3198
  auxsc819 : o2_x2
3199
    PORT MAP (
3200
    vss => vss,
3201
    vdd => vdd,
3202
    q => auxsc819,
3203
    i1 => auxreg3,
3204
    i0 => auxsc378);
3205
  auxsc803 : oa22_x2
3206
    PORT MAP (
3207
    vss => vss,
3208
    vdd => vdd,
3209
    q => auxsc803,
3210
    i2 => auxsc790,
3211
    i1 => auxreg7,
3212
    i0 => auxsc813);
3213
  auxsc790 : a2_x2
3214
    PORT MAP (
3215
    vss => vss,
3216
    vdd => vdd,
3217
    q => auxsc790,
3218
    i1 => aux250_a,
3219
    i0 => auxsc6);
3220
  auxsc813 : na3_x1
3221
    PORT MAP (
3222
    vss => vss,
3223
    vdd => vdd,
3224
    nq => auxsc813,
3225
    i2 => auxsc812,
3226
    i1 => auxsc811,
3227
    i0 => auxsc810);
3228
  auxsc812 : o4_x2
3229
    PORT MAP (
3230
    vss => vss,
3231
    vdd => vdd,
3232
    q => auxsc812,
3233
    i3 => auxsc219,
3234
    i2 => auxreg5,
3235
    i1 => auxreg4,
3236
    i0 => auxsc17);
3237
  auxsc219 : na2_x1
3238
    PORT MAP (
3239
    vss => vss,
3240
    vdd => vdd,
3241
    nq => auxsc219,
3242
    i1 => auxsc1,
3243
    i0 => auxreg2);
3244
  auxsc811 : o3_x2
3245
    PORT MAP (
3246
    vss => vss,
3247
    vdd => vdd,
3248
    q => auxsc811,
3249
    i2 => auxsc807,
3250
    i1 => auxsc15,
3251
    i0 => auxsc6);
3252
  auxsc807 : noa2a22_x1
3253
    PORT MAP (
3254
    vss => vss,
3255
    vdd => vdd,
3256
    nq => auxsc807,
3257
    i3 => auxreg6,
3258
    i2 => auxsc9,
3259
    i1 => auxsc17,
3260
    i0 => auxreg2);
3261
  auxsc810 : o3_x2
3262
    PORT MAP (
3263
    vss => vss,
3264
    vdd => vdd,
3265
    q => auxsc810,
3266
    i2 => auxsc528,
3267
    i1 => auxsc805,
3268
    i0 => auxreg1);
3269
  auxsc805 : no2_x1
3270
    PORT MAP (
3271
    vss => vss,
3272
    vdd => vdd,
3273
    nq => auxsc805,
3274
    i1 => auxreg5,
3275
    i0 => auxreg3);
3276
  auxsc783 : no4_x1
3277
    PORT MAP (
3278
    vss => vss,
3279
    vdd => vdd,
3280
    nq => auxsc783,
3281
    i3 => auxreg7,
3282
    i2 => auxsc782,
3283
    i1 => auxsc15,
3284
    i0 => auxsc781);
3285
  auxsc782 : ao2o22_x2
3286
    PORT MAP (
3287
    vss => vss,
3288
    vdd => vdd,
3289
    q => auxsc782,
3290
    i3 => auxreg6,
3291
    i2 => auxsc14,
3292
    i1 => auxreg6,
3293
    i0 => auxsc655);
3294
  auxsc655 : a2_x2
3295
    PORT MAP (
3296
    vss => vss,
3297
    vdd => vdd,
3298
    q => auxsc655,
3299
    i1 => auxreg3,
3300
    i0 => auxreg1);
3301
  auxsc781 : a2_x2
3302
    PORT MAP (
3303
    vss => vss,
3304
    vdd => vdd,
3305
    q => auxsc781,
3306
    i1 => auxreg4,
3307
    i0 => auxsc526);
3308
  auxsc787 : a3_x2
3309
    PORT MAP (
3310
    vss => vss,
3311
    vdd => vdd,
3312
    q => auxsc787,
3313
    i2 => auxreg7,
3314
    i1 => auxsc786,
3315
    i0 => auxsc774);
3316
  auxsc786 : ao22_x2
3317
    PORT MAP (
3318
    vss => vss,
3319
    vdd => vdd,
3320
    q => auxsc786,
3321
    i2 => auxsc785,
3322
    i1 => aux240_a,
3323
    i0 => auxsc6);
3324
  auxsc785 : na2_x1
3325
    PORT MAP (
3326
    vss => vss,
3327
    vdd => vdd,
3328
    nq => auxsc785,
3329
    i1 => auxsc784,
3330
    i0 => auxreg1);
3331
  auxsc784 : nxr2_x1
3332
    PORT MAP (
3333
    vss => vss,
3334
    vdd => vdd,
3335
    nq => auxsc784,
3336
    i1 => auxreg6,
3337
    i0 => auxreg2);
3338
  auxsc774 : noa22_x1
3339
    PORT MAP (
3340
    vss => vss,
3341
    vdd => vdd,
3342
    nq => auxsc774,
3343
    i2 => auxsc15,
3344
    i1 => auxsc596,
3345
    i0 => auxreg3);
3346
  auxsc596 : o2_x2
3347
    PORT MAP (
3348
    vss => vss,
3349
    vdd => vdd,
3350
    q => auxsc596,
3351
    i1 => auxreg6,
3352
    i0 => auxreg2);
3353
  auxsc747 : o2_x2
3354
    PORT MAP (
3355
    vss => vss,
3356
    vdd => vdd,
3357
    q => auxsc747,
3358
    i1 => auxreg7,
3359
    i0 => auxsc58);
3360
  auxsc58 : an12_x1
3361
    PORT MAP (
3362
    vss => vss,
3363
    vdd => vdd,
3364
    q => auxsc58,
3365
    i1 => auxsc19,
3366
    i0 => auxsc57);
3367
  auxsc753 : na2_x1
3368
    PORT MAP (
3369
    vss => vss,
3370
    vdd => vdd,
3371
    nq => auxsc753,
3372
    i1 => auxreg7,
3373
    i0 => auxsc756);
3374
  auxsc756 : nao22_x1
3375
    PORT MAP (
3376
    vss => vss,
3377
    vdd => vdd,
3378
    nq => auxsc756,
3379
    i2 => auxreg4,
3380
    i1 => auxsc754,
3381
    i0 => auxsc750);
3382
  auxsc754 : na2_x1
3383
    PORT MAP (
3384
    vss => vss,
3385
    vdd => vdd,
3386
    nq => auxsc754,
3387
    i1 => auxsc567,
3388
    i0 => auxreg5);
3389
  auxsc567 : na2_x1
3390
    PORT MAP (
3391
    vss => vss,
3392
    vdd => vdd,
3393
    nq => auxsc567,
3394
    i1 => auxreg6,
3395
    i0 => auxreg1);
3396
  auxsc750 : a2_x2
3397
    PORT MAP (
3398
    vss => vss,
3399
    vdd => vdd,
3400
    q => auxsc750,
3401
    i1 => aux234_a,
3402
    i0 => auxreg3);
3403
  auxsc746 : na4_x1
3404
    PORT MAP (
3405
    vss => vss,
3406
    vdd => vdd,
3407
    nq => auxsc746,
3408
    i3 => auxreg7,
3409
    i2 => auxsc757,
3410
    i1 => auxsc15,
3411
    i0 => auxsc40);
3412
  auxsc757 : o2_x2
3413
    PORT MAP (
3414
    vss => vss,
3415
    vdd => vdd,
3416
    q => auxsc757,
3417
    i1 => auxreg6,
3418
    i0 => auxsc755);
3419
  auxsc755 : no2_x1
3420
    PORT MAP (
3421
    vss => vss,
3422
    vdd => vdd,
3423
    nq => auxsc755,
3424
    i1 => auxsc14,
3425
    i0 => auxreg1);
3426
  auxsc40 : o2_x2
3427
    PORT MAP (
3428
    vss => vss,
3429
    vdd => vdd,
3430
    q => auxsc40,
3431
    i1 => auxreg3,
3432
    i0 => auxreg2);
3433
  auxsc726 : na2_x1
3434
    PORT MAP (
3435
    vss => vss,
3436
    vdd => vdd,
3437
    nq => auxsc726,
3438
    i1 => auxreg7,
3439
    i0 => auxsc739);
3440
  auxsc739 : o3_x2
3441
    PORT MAP (
3442
    vss => vss,
3443
    vdd => vdd,
3444
    q => auxsc739,
3445
    i2 => auxreg5,
3446
    i1 => auxsc6,
3447
    i0 => auxsc734);
3448
  auxsc734 : o2_x2
3449
    PORT MAP (
3450
    vss => vss,
3451
    vdd => vdd,
3452
    q => auxsc734,
3453
    i1 => auxreg3,
3454
    i0 => auxsc14);
3455
  auxsc732 : nao2o22_x1
3456
    PORT MAP (
3457
    vss => vss,
3458
    vdd => vdd,
3459
    nq => auxsc732,
3460
    i3 => auxsc738,
3461
    i2 => auxsc737,
3462
    i1 => auxsc670,
3463
    i0 => auxsc736);
3464
  auxsc738 : oa22_x2
3465
    PORT MAP (
3466
    vss => vss,
3467
    vdd => vdd,
3468
    q => auxsc738,
3469
    i2 => auxreg1,
3470
    i1 => auxreg6,
3471
    i0 => auxreg2);
3472
  auxsc737 : na2_x1
3473
    PORT MAP (
3474
    vss => vss,
3475
    vdd => vdd,
3476
    nq => auxsc737,
3477
    i1 => auxreg4,
3478
    i0 => auxsc17);
3479
  auxsc736 : nao22_x1
3480
    PORT MAP (
3481
    vss => vss,
3482
    vdd => vdd,
3483
    nq => auxsc736,
3484
    i2 => auxsc735,
3485
    i1 => auxsc15,
3486
    i0 => auxreg3);
3487
  auxsc735 : o3_x2
3488
    PORT MAP (
3489
    vss => vss,
3490
    vdd => vdd,
3491
    q => auxsc735,
3492
    i2 => auxsc733,
3493
    i1 => auxreg2,
3494
    i0 => auxreg3);
3495
  auxsc733 : an12_x1
3496
    PORT MAP (
3497
    vss => vss,
3498
    vdd => vdd,
3499
    q => auxsc733,
3500
    i1 => start,
3501
    i0 => auxsc74);
3502
  auxsc74 : inv_x1
3503
    PORT MAP (
3504
    vss => vss,
3505
    vdd => vdd,
3506
    nq => auxsc74,
3507
    i => key_ready);
3508
  auxsc721 : an12_x1
3509
    PORT MAP (
3510
    vss => vss,
3511
    vdd => vdd,
3512
    q => auxsc721,
3513
    i1 => auxreg7,
3514
    i0 => auxsc720);
3515
  auxsc720 : nao22_x1
3516
    PORT MAP (
3517
    vss => vss,
3518
    vdd => vdd,
3519
    nq => auxsc720,
3520
    i2 => auxsc719,
3521
    i1 => auxsc715,
3522
    i0 => auxsc683);
3523
  auxsc719 : na4_x1
3524
    PORT MAP (
3525
    vss => vss,
3526
    vdd => vdd,
3527
    nq => auxsc719,
3528
    i3 => auxsc718,
3529
    i2 => auxsc717,
3530
    i1 => auxreg4,
3531
    i0 => auxsc716);
3532
  auxsc718 : na2_x1
3533
    PORT MAP (
3534
    vss => vss,
3535
    vdd => vdd,
3536
    nq => auxsc718,
3537
    i1 => auxsc697,
3538
    i0 => auxreg5);
3539
  auxsc697 : nao2o22_x1
3540
    PORT MAP (
3541
    vss => vss,
3542
    vdd => vdd,
3543
    nq => auxsc697,
3544
    i3 => auxreg6,
3545
    i2 => auxsc17,
3546
    i1 => auxreg3,
3547
    i0 => auxreg1);
3548
  auxsc717 : na3_x1
3549
    PORT MAP (
3550
    vss => vss,
3551
    vdd => vdd,
3552
    nq => auxsc717,
3553
    i2 => aux221_a,
3554
    i1 => auxsc15,
3555
    i0 => auxreg3);
3556
  auxsc716 : ao22_x2
3557
    PORT MAP (
3558
    vss => vss,
3559
    vdd => vdd,
3560
    q => auxsc716,
3561
    i2 => auxreg2,
3562
    i1 => auxreg3,
3563
    i0 => auxsc378);
3564
  auxsc378 : o2_x2
3565
    PORT MAP (
3566
    vss => vss,
3567
    vdd => vdd,
3568
    q => auxsc378,
3569
    i1 => auxsc9,
3570
    i0 => auxreg6);
3571
  auxsc715 : o2_x2
3572
    PORT MAP (
3573
    vss => vss,
3574
    vdd => vdd,
3575
    q => auxsc715,
3576
    i1 => auxsc714,
3577
    i0 => auxreg4);
3578
  auxsc714 : a2_x2
3579
    PORT MAP (
3580
    vss => vss,
3581
    vdd => vdd,
3582
    q => auxsc714,
3583
    i1 => auxreg5,
3584
    i0 => auxsc699);
3585
  auxsc699 : o2_x2
3586
    PORT MAP (
3587
    vss => vss,
3588
    vdd => vdd,
3589
    q => auxsc699,
3590
    i1 => auxsc17,
3591
    i0 => auxsc439);
3592
  auxsc439 : na2_x1
3593
    PORT MAP (
3594
    vss => vss,
3595
    vdd => vdd,
3596
    nq => auxsc439,
3597
    i1 => auxreg2,
3598
    i0 => auxreg1);
3599
  auxsc683 : no2_x1
3600
    PORT MAP (
3601
    vss => vss,
3602
    vdd => vdd,
3603
    nq => auxsc683,
3604
    i1 => auxreg5,
3605
    i0 => auxsc698);
3606
  auxsc698 : no3_x1
3607
    PORT MAP (
3608
    vss => vss,
3609
    vdd => vdd,
3610
    nq => auxsc698,
3611
    i2 => auxreg3,
3612
    i1 => auxreg2,
3613
    i0 => auxreg1);
3614
  auxsc713 : noa22_x1
3615
    PORT MAP (
3616
    vss => vss,
3617
    vdd => vdd,
3618
    nq => auxsc713,
3619
    i2 => auxreg7,
3620
    i1 => auxsc712,
3621
    i0 => auxsc704);
3622
  auxsc712 : a3_x2
3623
    PORT MAP (
3624
    vss => vss,
3625
    vdd => vdd,
3626
    q => auxsc712,
3627
    i2 => auxsc705,
3628
    i1 => auxsc57,
3629
    i0 => auxsc14);
3630
  auxsc705 : na2_x1
3631
    PORT MAP (
3632
    vss => vss,
3633
    vdd => vdd,
3634
    nq => auxsc705,
3635
    i1 => auxsc670,
3636
    i0 => auxreg5);
3637
  auxsc670 : o2_x2
3638
    PORT MAP (
3639
    vss => vss,
3640
    vdd => vdd,
3641
    q => auxsc670,
3642
    i1 => auxreg6,
3643
    i0 => auxreg1);
3644
  auxsc57 : inv_x1
3645
    PORT MAP (
3646
    vss => vss,
3647
    vdd => vdd,
3648
    nq => auxsc57,
3649
    i => auxsc18);
3650
  auxsc704 : an12_x1
3651
    PORT MAP (
3652
    vss => vss,
3653
    vdd => vdd,
3654
    q => auxsc704,
3655
    i1 => auxsc673,
3656
    i0 => auxsc703);
3657
  auxsc673 : o2_x2
3658
    PORT MAP (
3659
    vss => vss,
3660
    vdd => vdd,
3661
    q => auxsc673,
3662
    i1 => auxreg6,
3663
    i0 => auxsc6);
3664
  auxsc703 : a2_x2
3665
    PORT MAP (
3666
    vss => vss,
3667
    vdd => vdd,
3668
    q => auxsc703,
3669
    i1 => auxreg6,
3670
    i0 => auxreg1);
3671
  auxsc20 : inv_x1
3672
    PORT MAP (
3673
    vss => vss,
3674
    vdd => vdd,
3675
    nq => auxsc20,
3676
    i => reset);
3677
  auxsc382 : a2_x2
3678
    PORT MAP (
3679
    vss => vss,
3680
    vdd => vdd,
3681
    q => auxsc382,
3682
    i1 => auxreg2,
3683
    i0 => auxreg1);
3684
  auxsc19 : an12_x1
3685
    PORT MAP (
3686
    vss => vss,
3687
    vdd => vdd,
3688
    q => auxsc19,
3689
    i1 => auxsc16,
3690
    i0 => auxsc9);
3691
  auxsc16 : an12_x1
3692
    PORT MAP (
3693
    vss => vss,
3694
    vdd => vdd,
3695
    q => auxsc16,
3696
    i1 => auxsc14,
3697
    i0 => auxsc1);
3698
  auxsc18 : an12_x1
3699
    PORT MAP (
3700
    vss => vss,
3701
    vdd => vdd,
3702
    q => auxsc18,
3703
    i1 => auxsc15,
3704
    i0 => auxsc17);
3705
  auxsc15 : inv_x1
3706
    PORT MAP (
3707
    vss => vss,
3708
    vdd => vdd,
3709
    nq => auxsc15,
3710
    i => auxreg5);
3711
  auxsc423 : inv_x1
3712
    PORT MAP (
3713
    vss => vss,
3714
    vdd => vdd,
3715
    nq => auxsc423,
3716
    i => auxsc422);
3717
  auxsc422 : on12_x1
3718
    PORT MAP (
3719
    vss => vss,
3720
    vdd => vdd,
3721
    q => auxsc422,
3722
    i1 => auxreg2,
3723
    i0 => auxsc9);
3724
  auxsc452 : no2_x1
3725
    PORT MAP (
3726
    vss => vss,
3727
    vdd => vdd,
3728
    nq => auxsc452,
3729
    i1 => auxreg1,
3730
    i0 => auxreg6);
3731
  auxsc9 : inv_x1
3732
    PORT MAP (
3733
    vss => vss,
3734
    vdd => vdd,
3735
    nq => auxsc9,
3736
    i => auxreg1);
3737
  auxsc6 : inv_x1
3738
    PORT MAP (
3739
    vss => vss,
3740
    vdd => vdd,
3741
    nq => auxsc6,
3742
    i => auxreg4);
3743
  auxsc104 : o2_x2
3744
    PORT MAP (
3745
    vss => vss,
3746
    vdd => vdd,
3747
    q => auxsc104,
3748
    i1 => auxreg1,
3749
    i0 => auxreg2);
3750
  auxsc17 : inv_x1
3751
    PORT MAP (
3752
    vss => vss,
3753
    vdd => vdd,
3754
    nq => auxsc17,
3755
    i => auxreg3);
3756
  auxsc218 : na2_x1
3757
    PORT MAP (
3758
    vss => vss,
3759
    vdd => vdd,
3760
    nq => auxsc218,
3761
    i1 => auxreg6,
3762
    i0 => auxsc14);
3763
  auxsc528 : na2_x1
3764
    PORT MAP (
3765
    vss => vss,
3766
    vdd => vdd,
3767
    nq => auxsc528,
3768
    i1 => auxreg6,
3769
    i0 => auxreg2);
3770
  auxsc527 : a2_x2
3771
    PORT MAP (
3772
    vss => vss,
3773
    vdd => vdd,
3774
    q => auxsc527,
3775
    i1 => auxreg3,
3776
    i0 => auxsc526);
3777
  auxsc526 : na2_x1
3778
    PORT MAP (
3779
    vss => vss,
3780
    vdd => vdd,
3781
    nq => auxsc526,
3782
    i1 => auxsc115,
3783
    i0 => auxreg1);
3784
  auxsc115 : a2_x2
3785
    PORT MAP (
3786
    vss => vss,
3787
    vdd => vdd,
3788
    q => auxsc115,
3789
    i1 => auxsc1,
3790
    i0 => auxsc14);
3791
  auxsc1 : inv_x1
3792
    PORT MAP (
3793
    vss => vss,
3794
    vdd => vdd,
3795
    nq => auxsc1,
3796
    i => auxreg6);
3797
  auxsc14 : inv_x1
3798
    PORT MAP (
3799
    vss => vss,
3800
    vdd => vdd,
3801
    nq => auxsc14,
3802
    i => auxreg2);
3803
  aux303_a : a2_x2
3804
    PORT MAP (
3805
    vss => vss,
3806
    vdd => vdd,
3807
    q => aux303_a,
3808
    i1 => auxsc528,
3809
    i0 => auxsc527);
3810
  aux300_a : a2_x2
3811
    PORT MAP (
3812
    vss => vss,
3813
    vdd => vdd,
3814
    q => aux300_a,
3815
    i1 => auxsc218,
3816
    i0 => auxreg3);
3817
  aux299_a : nao22_x1
3818
    PORT MAP (
3819
    vss => vss,
3820
    vdd => vdd,
3821
    nq => aux299_a,
3822
    i2 => auxsc6,
3823
    i1 => auxsc104,
3824
    i0 => auxsc17);
3825
  aux279_a : ao22_x2
3826
    PORT MAP (
3827
    vss => vss,
3828
    vdd => vdd,
3829
    q => aux279_a,
3830
    i2 => auxreg6,
3831
    i1 => auxreg2,
3832
    i0 => auxsc9);
3833
  aux278_a : oa22_x2
3834
    PORT MAP (
3835
    vss => vss,
3836
    vdd => vdd,
3837
    q => aux278_a,
3838
    i2 => aux226_a,
3839
    i1 => auxreg2,
3840
    i0 => auxsc1);
3841
  aux275_a : an12_x1
3842
    PORT MAP (
3843
    vss => vss,
3844
    vdd => vdd,
3845
    q => aux275_a,
3846
    i1 => auxreg3,
3847
    i0 => auxreg2);
3848
  aux273_a : noa22_x1
3849
    PORT MAP (
3850
    vss => vss,
3851
    vdd => vdd,
3852
    nq => aux273_a,
3853
    i2 => auxsc9,
3854
    i1 => auxsc1,
3855
    i0 => auxreg2);
3856
  aux269_a : a3_x2
3857
    PORT MAP (
3858
    vss => vss,
3859
    vdd => vdd,
3860
    q => aux269_a,
3861
    i2 => auxreg5,
3862
    i1 => aux239_a,
3863
    i0 => auxsc9);
3864
  aux266_a : a2_x2
3865
    PORT MAP (
3866
    vss => vss,
3867
    vdd => vdd,
3868
    q => aux266_a,
3869
    i1 => aux223_a,
3870
    i0 => auxsc17);
3871
  aux265_a : no2_x1
3872
    PORT MAP (
3873
    vss => vss,
3874
    vdd => vdd,
3875
    nq => aux265_a,
3876
    i1 => auxreg3,
3877
    i0 => auxsc452);
3878
  aux263_a : a2_x2
3879
    PORT MAP (
3880
    vss => vss,
3881
    vdd => vdd,
3882
    q => aux263_a,
3883
    i1 => aux243_a,
3884
    i0 => auxreg1);
3885
  aux257_a : a2_x2
3886
    PORT MAP (
3887
    vss => vss,
3888
    vdd => vdd,
3889
    q => aux257_a,
3890
    i1 => auxreg1,
3891
    i0 => auxsc14);
3892
  aux255_a : a2_x2
3893
    PORT MAP (
3894
    vss => vss,
3895
    vdd => vdd,
3896
    q => aux255_a,
3897
    i1 => auxreg3,
3898
    i0 => auxsc9);
3899
  aux250_a : a3_x2
3900
    PORT MAP (
3901
    vss => vss,
3902
    vdd => vdd,
3903
    q => aux250_a,
3904
    i2 => auxreg5,
3905
    i1 => auxreg3,
3906
    i0 => auxsc423);
3907
  aux244_a : a2_x2
3908
    PORT MAP (
3909
    vss => vss,
3910
    vdd => vdd,
3911
    q => aux244_a,
3912
    i1 => auxreg1,
3913
    i0 => auxsc115);
3914
  aux243_a : xr2_x1
3915
    PORT MAP (
3916
    vss => vss,
3917
    vdd => vdd,
3918
    q => aux243_a,
3919
    i1 => auxreg6,
3920
    i0 => auxreg2);
3921
  aux242_a : nao22_x1
3922
    PORT MAP (
3923
    vss => vss,
3924
    vdd => vdd,
3925
    nq => aux242_a,
3926
    i2 => auxreg3,
3927
    i1 => auxreg2,
3928
    i0 => auxreg6);
3929
  aux241_a : a2_x2
3930
    PORT MAP (
3931
    vss => vss,
3932
    vdd => vdd,
3933
    q => aux241_a,
3934
    i1 => auxsc19,
3935
    i0 => auxsc18);
3936
  aux240_a : a2_x2
3937
    PORT MAP (
3938
    vss => vss,
3939
    vdd => vdd,
3940
    q => aux240_a,
3941
    i1 => auxsc16,
3942
    i0 => auxreg1);
3943
  aux239_a : a2_x2
3944
    PORT MAP (
3945
    vss => vss,
3946
    vdd => vdd,
3947
    q => aux239_a,
3948
    i1 => auxsc14,
3949
    i0 => auxreg6);
3950
  aux237_a : an12_x1
3951
    PORT MAP (
3952
    vss => vss,
3953
    vdd => vdd,
3954
    q => aux237_a,
3955
    i1 => auxreg2,
3956
    i0 => auxreg1);
3957
  aux236_a : no2_x1
3958
    PORT MAP (
3959
    vss => vss,
3960
    vdd => vdd,
3961
    nq => aux236_a,
3962
    i1 => auxreg3,
3963
    i0 => auxreg2);
3964
  aux234_a : no2_x1
3965
    PORT MAP (
3966
    vss => vss,
3967
    vdd => vdd,
3968
    nq => aux234_a,
3969
    i1 => auxreg6,
3970
    i0 => auxreg2);
3971
  aux231_a : a2_x2
3972
    PORT MAP (
3973
    vss => vss,
3974
    vdd => vdd,
3975
    q => aux231_a,
3976
    i1 => auxsc1,
3977
    i0 => auxreg2);
3978
  aux228_a : noa22_x1
3979
    PORT MAP (
3980
    vss => vss,
3981
    vdd => vdd,
3982
    nq => aux228_a,
3983
    i2 => auxreg1,
3984
    i1 => auxreg2,
3985
    i0 => auxreg6);
3986
  aux226_a : no2_x1
3987
    PORT MAP (
3988
    vss => vss,
3989
    vdd => vdd,
3990
    nq => aux226_a,
3991
    i1 => auxreg6,
3992
    i0 => auxreg1);
3993
  aux224_a : a2_x2
3994
    PORT MAP (
3995
    vss => vss,
3996
    vdd => vdd,
3997
    q => aux224_a,
3998
    i1 => auxreg3,
3999
    i0 => auxsc382);
4000
  aux223_a : a2_x2
4001
    PORT MAP (
4002
    vss => vss,
4003
    vdd => vdd,
4004
    q => aux223_a,
4005
    i1 => auxreg1,
4006
    i0 => auxreg2);
4007
  aux221_a : a2_x2
4008
    PORT MAP (
4009
    vss => vss,
4010
    vdd => vdd,
4011
    q => aux221_a,
4012
    i1 => auxreg1,
4013
    i0 => auxreg6);
4014
  aux220_a : a2_x2
4015
    PORT MAP (
4016
    vss => vss,
4017
    vdd => vdd,
4018
    q => aux220_a,
4019
    i1 => auxsc1,
4020
    i0 => auxreg3);
4021
  aux217_a : a2_x2
4022
    PORT MAP (
4023
    vss => vss,
4024
    vdd => vdd,
4025
    q => aux217_a,
4026
    i1 => auxreg1,
4027
    i0 => auxsc1);
4028
  aux215_a : a2_x2
4029
    PORT MAP (
4030
    vss => vss,
4031
    vdd => vdd,
4032
    q => aux215_a,
4033
    i1 => auxreg6,
4034
    i0 => auxreg2);
4035
  aux281_a : a3_x2
4036
    PORT MAP (
4037
    vss => vss,
4038
    vdd => vdd,
4039
    q => aux281_a,
4040
    i2 => auxreg7,
4041
    i1 => auxreg4,
4042
    i0 => auxsc20);
4043
  aux282_a : a2_x2
4044
    PORT MAP (
4045
    vss => vss,
4046
    vdd => vdd,
4047
    q => aux282_a,
4048
    i1 => auxsc15,
4049
    i0 => auxreg3);
4050
  aux285_a : a2_x2
4051
    PORT MAP (
4052
    vss => vss,
4053
    vdd => vdd,
4054
    q => aux285_a,
4055
    i1 => auxsc6,
4056
    i0 => auxreg5);
4057
  current_state_0 : sff1_x4
4058
    PORT MAP (
4059
    vss => vss,
4060
    vdd => vdd,
4061
    q => auxreg1,
4062
    i => auxsc55,
4063
    ck => ck);
4064
  current_state_1 : sff1_x4
4065
    PORT MAP (
4066
    vss => vss,
4067
    vdd => vdd,
4068
    q => auxreg2,
4069
    i => auxsc170,
4070
    ck => ck);
4071
  current_state_2 : sff1_x4
4072
    PORT MAP (
4073
    vss => vss,
4074
    vdd => vdd,
4075
    q => auxreg3,
4076
    i => auxsc282,
4077
    ck => ck);
4078
  current_state_3 : sff1_x4
4079
    PORT MAP (
4080
    vss => vss,
4081
    vdd => vdd,
4082
    q => auxreg4,
4083
    i => auxsc343,
4084
    ck => ck);
4085
  current_state_4 : sff1_x4
4086
    PORT MAP (
4087
    vss => vss,
4088
    vdd => vdd,
4089
    q => auxreg5,
4090
    i => auxsc419,
4091
    ck => ck);
4092
  current_state_5 : sff1_x4
4093
    PORT MAP (
4094
    vss => vss,
4095
    vdd => vdd,
4096
    q => auxreg6,
4097
    i => auxsc488,
4098
    ck => ck);
4099
  current_state_6 : sff1_x4
4100
    PORT MAP (
4101
    vss => vss,
4102
    vdd => vdd,
4103
    q => auxreg7,
4104
    i => auxsc565,
4105
    ck => ck);
4106
 
4107
end VST;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.