OpenCores
URL https://opencores.org/ocsvn/structural_vhdl/structural_vhdl/trunk

Subversion Repositories structural_vhdl

[/] [structural_vhdl/] [trunk/] [idea_machine/] [idea_heart.vst] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 marta
-- VHDL structural description generated from `idea_heart`
2
--              date : Fri Sep 14 00:39:28 2001
3
 
4
 
5
-- Entity Declaration
6
 
7
ENTITY idea_heart IS
8
  PORT (
9
  en : in BIT_VECTOR (1 TO 7);  -- en
10
  en_out : in BIT;      -- en_out
11
  sel_in : in BIT;      -- sel_in
12
  x1 : in BIT_VECTOR (0 TO 15); -- x1
13
  x2 : in BIT_VECTOR (0 TO 15); -- x2
14
  x3 : in BIT_VECTOR (0 TO 15); -- x3
15
  x4 : in BIT_VECTOR (0 TO 15); -- x4
16
  z1 : in BIT_VECTOR (0 TO 15); -- z1
17
  z2 : in BIT_VECTOR (0 TO 15); -- z2
18
  z3 : in BIT_VECTOR (0 TO 15); -- z3
19
  z4 : in BIT_VECTOR (0 TO 15); -- z4
20
  z5 : in BIT_VECTOR (0 TO 15); -- z5
21
  z6 : in BIT_VECTOR (0 TO 15); -- z6
22
  z19 : in BIT_VECTOR (0 TO 15);        -- z19
23
  z29 : in BIT_VECTOR (0 TO 15);        -- z29
24
  z39 : in BIT_VECTOR (0 TO 15);        -- z39
25
  z49 : in BIT_VECTOR (0 TO 15);        -- z49
26
  y1 : out BIT_VECTOR (0 TO 15);        -- y1
27
  y2 : inout BIT_VECTOR (0 TO 15);      -- y2
28
  y3 : inout BIT_VECTOR (0 TO 15);      -- y3
29
  y4 : out BIT_VECTOR (0 TO 15);        -- y4
30
  reset : in BIT;       -- reset
31
  vdd : in BIT; -- vdd
32
  vss : in BIT  -- vss
33
  );
34
END idea_heart;
35
 
36
-- Architecture Declaration
37
 
38
ARCHITECTURE VST OF idea_heart IS
39
  COMPONENT mux64_glopg
40
    port (
41
    a : in BIT_VECTOR(63 DOWNTO 0);     -- a
42
    b : in BIT_VECTOR(63 DOWNTO 0);     -- b
43
    sel : in BIT;       -- sel
44
    c : out BIT_VECTOR(63 DOWNTO 0);    -- c
45
    vdd : in BIT;       -- vdd
46
    vss : in BIT        -- vss
47
    );
48
  END COMPONENT;
49
 
50
  COMPONENT idea_heart_1r_glopf
51
    port (
52
    en : in BIT_VECTOR(1 TO 7); -- en
53
    x1 : in BIT_VECTOR(0 TO 15);        -- x1
54
    x2 : in BIT_VECTOR(0 TO 15);        -- x2
55
    x3 : in BIT_VECTOR(0 TO 15);        -- x3
56
    x4 : in BIT_VECTOR(0 TO 15);        -- x4
57
    z1 : in BIT_VECTOR(0 TO 15);        -- z1
58
    z2 : in BIT_VECTOR(0 TO 15);        -- z2
59
    z3 : in BIT_VECTOR(0 TO 15);        -- z3
60
    z4 : in BIT_VECTOR(0 TO 15);        -- z4
61
    z5 : in BIT_VECTOR(0 TO 15);        -- z5
62
    z6 : in BIT_VECTOR(0 TO 15);        -- z6
63
    y1 : inout BIT_VECTOR(0 TO 15);     -- y1
64
    y2 : inout BIT_VECTOR(0 TO 15);     -- y2
65
    y3 : inout BIT_VECTOR(0 TO 15);     -- y3
66
    y4 : inout BIT_VECTOR(0 TO 15);     -- y4
67
    reset : in BIT;     -- reset
68
    vdd : in BIT;       -- vdd
69
    vss : in BIT        -- vss
70
    );
71
  END COMPONENT;
72
 
73
  COMPONENT out_trans_glopf
74
    port (
75
    en : in BIT;        -- en
76
    x1 : in BIT_VECTOR(0 TO 15);        -- x1
77
    x2 : in BIT_VECTOR(0 TO 15);        -- x2
78
    x3 : in BIT_VECTOR(0 TO 15);        -- x3
79
    x4 : in BIT_VECTOR(0 TO 15);        -- x4
80
    z1 : in BIT_VECTOR(0 TO 15);        -- z1
81
    z2 : in BIT_VECTOR(0 TO 15);        -- z2
82
    z3 : in BIT_VECTOR(0 TO 15);        -- z3
83
    z4 : in BIT_VECTOR(0 TO 15);        -- z4
84
    y1 : out BIT_VECTOR(0 TO 15);       -- y1
85
    y2 : inout BIT_VECTOR(0 TO 15);     -- y2
86
    y3 : inout BIT_VECTOR(0 TO 15);     -- y3
87
    y4 : out BIT_VECTOR(0 TO 15);       -- y4
88
    reset : in BIT;     -- reset
89
    vdd : in BIT;       -- vdd
90
    vss : in BIT        -- vss
91
    );
92
  END COMPONENT;
93
 
94
  SIGNAL o_mux1_0 : BIT;        -- o_mux1 0
95
  SIGNAL o_mux1_1 : BIT;        -- o_mux1 1
96
  SIGNAL o_mux1_2 : BIT;        -- o_mux1 2
97
  SIGNAL o_mux1_3 : BIT;        -- o_mux1 3
98
  SIGNAL o_mux1_4 : BIT;        -- o_mux1 4
99
  SIGNAL o_mux1_5 : BIT;        -- o_mux1 5
100
  SIGNAL o_mux1_6 : BIT;        -- o_mux1 6
101
  SIGNAL o_mux1_7 : BIT;        -- o_mux1 7
102
  SIGNAL o_mux1_8 : BIT;        -- o_mux1 8
103
  SIGNAL o_mux1_9 : BIT;        -- o_mux1 9
104
  SIGNAL o_mux1_10 : BIT;       -- o_mux1 10
105
  SIGNAL o_mux1_11 : BIT;       -- o_mux1 11
106
  SIGNAL o_mux1_12 : BIT;       -- o_mux1 12
107
  SIGNAL o_mux1_13 : BIT;       -- o_mux1 13
108
  SIGNAL o_mux1_14 : BIT;       -- o_mux1 14
109
  SIGNAL o_mux1_15 : BIT;       -- o_mux1 15
110
  SIGNAL o_mux2_0 : BIT;        -- o_mux2 0
111
  SIGNAL o_mux2_1 : BIT;        -- o_mux2 1
112
  SIGNAL o_mux2_2 : BIT;        -- o_mux2 2
113
  SIGNAL o_mux2_3 : BIT;        -- o_mux2 3
114
  SIGNAL o_mux2_4 : BIT;        -- o_mux2 4
115
  SIGNAL o_mux2_5 : BIT;        -- o_mux2 5
116
  SIGNAL o_mux2_6 : BIT;        -- o_mux2 6
117
  SIGNAL o_mux2_7 : BIT;        -- o_mux2 7
118
  SIGNAL o_mux2_8 : BIT;        -- o_mux2 8
119
  SIGNAL o_mux2_9 : BIT;        -- o_mux2 9
120
  SIGNAL o_mux2_10 : BIT;       -- o_mux2 10
121
  SIGNAL o_mux2_11 : BIT;       -- o_mux2 11
122
  SIGNAL o_mux2_12 : BIT;       -- o_mux2 12
123
  SIGNAL o_mux2_13 : BIT;       -- o_mux2 13
124
  SIGNAL o_mux2_14 : BIT;       -- o_mux2 14
125
  SIGNAL o_mux2_15 : BIT;       -- o_mux2 15
126
  SIGNAL o_mux3_0 : BIT;        -- o_mux3 0
127
  SIGNAL o_mux3_1 : BIT;        -- o_mux3 1
128
  SIGNAL o_mux3_2 : BIT;        -- o_mux3 2
129
  SIGNAL o_mux3_3 : BIT;        -- o_mux3 3
130
  SIGNAL o_mux3_4 : BIT;        -- o_mux3 4
131
  SIGNAL o_mux3_5 : BIT;        -- o_mux3 5
132
  SIGNAL o_mux3_6 : BIT;        -- o_mux3 6
133
  SIGNAL o_mux3_7 : BIT;        -- o_mux3 7
134
  SIGNAL o_mux3_8 : BIT;        -- o_mux3 8
135
  SIGNAL o_mux3_9 : BIT;        -- o_mux3 9
136
  SIGNAL o_mux3_10 : BIT;       -- o_mux3 10
137
  SIGNAL o_mux3_11 : BIT;       -- o_mux3 11
138
  SIGNAL o_mux3_12 : BIT;       -- o_mux3 12
139
  SIGNAL o_mux3_13 : BIT;       -- o_mux3 13
140
  SIGNAL o_mux3_14 : BIT;       -- o_mux3 14
141
  SIGNAL o_mux3_15 : BIT;       -- o_mux3 15
142
  SIGNAL o_mux4_0 : BIT;        -- o_mux4 0
143
  SIGNAL o_mux4_1 : BIT;        -- o_mux4 1
144
  SIGNAL o_mux4_2 : BIT;        -- o_mux4 2
145
  SIGNAL o_mux4_3 : BIT;        -- o_mux4 3
146
  SIGNAL o_mux4_4 : BIT;        -- o_mux4 4
147
  SIGNAL o_mux4_5 : BIT;        -- o_mux4 5
148
  SIGNAL o_mux4_6 : BIT;        -- o_mux4 6
149
  SIGNAL o_mux4_7 : BIT;        -- o_mux4 7
150
  SIGNAL o_mux4_8 : BIT;        -- o_mux4 8
151
  SIGNAL o_mux4_9 : BIT;        -- o_mux4 9
152
  SIGNAL o_mux4_10 : BIT;       -- o_mux4 10
153
  SIGNAL o_mux4_11 : BIT;       -- o_mux4 11
154
  SIGNAL o_mux4_12 : BIT;       -- o_mux4 12
155
  SIGNAL o_mux4_13 : BIT;       -- o_mux4 13
156
  SIGNAL o_mux4_14 : BIT;       -- o_mux4 14
157
  SIGNAL o_mux4_15 : BIT;       -- o_mux4 15
158
  SIGNAL y1x_0 : BIT;   -- y1x 0
159
  SIGNAL y1x_1 : BIT;   -- y1x 1
160
  SIGNAL y1x_2 : BIT;   -- y1x 2
161
  SIGNAL y1x_3 : BIT;   -- y1x 3
162
  SIGNAL y1x_4 : BIT;   -- y1x 4
163
  SIGNAL y1x_5 : BIT;   -- y1x 5
164
  SIGNAL y1x_6 : BIT;   -- y1x 6
165
  SIGNAL y1x_7 : BIT;   -- y1x 7
166
  SIGNAL y1x_8 : BIT;   -- y1x 8
167
  SIGNAL y1x_9 : BIT;   -- y1x 9
168
  SIGNAL y1x_10 : BIT;  -- y1x 10
169
  SIGNAL y1x_11 : BIT;  -- y1x 11
170
  SIGNAL y1x_12 : BIT;  -- y1x 12
171
  SIGNAL y1x_13 : BIT;  -- y1x 13
172
  SIGNAL y1x_14 : BIT;  -- y1x 14
173
  SIGNAL y1x_15 : BIT;  -- y1x 15
174
  SIGNAL y2x_0 : BIT;   -- y2x 0
175
  SIGNAL y2x_1 : BIT;   -- y2x 1
176
  SIGNAL y2x_2 : BIT;   -- y2x 2
177
  SIGNAL y2x_3 : BIT;   -- y2x 3
178
  SIGNAL y2x_4 : BIT;   -- y2x 4
179
  SIGNAL y2x_5 : BIT;   -- y2x 5
180
  SIGNAL y2x_6 : BIT;   -- y2x 6
181
  SIGNAL y2x_7 : BIT;   -- y2x 7
182
  SIGNAL y2x_8 : BIT;   -- y2x 8
183
  SIGNAL y2x_9 : BIT;   -- y2x 9
184
  SIGNAL y2x_10 : BIT;  -- y2x 10
185
  SIGNAL y2x_11 : BIT;  -- y2x 11
186
  SIGNAL y2x_12 : BIT;  -- y2x 12
187
  SIGNAL y2x_13 : BIT;  -- y2x 13
188
  SIGNAL y2x_14 : BIT;  -- y2x 14
189
  SIGNAL y2x_15 : BIT;  -- y2x 15
190
  SIGNAL y3x_0 : BIT;   -- y3x 0
191
  SIGNAL y3x_1 : BIT;   -- y3x 1
192
  SIGNAL y3x_2 : BIT;   -- y3x 2
193
  SIGNAL y3x_3 : BIT;   -- y3x 3
194
  SIGNAL y3x_4 : BIT;   -- y3x 4
195
  SIGNAL y3x_5 : BIT;   -- y3x 5
196
  SIGNAL y3x_6 : BIT;   -- y3x 6
197
  SIGNAL y3x_7 : BIT;   -- y3x 7
198
  SIGNAL y3x_8 : BIT;   -- y3x 8
199
  SIGNAL y3x_9 : BIT;   -- y3x 9
200
  SIGNAL y3x_10 : BIT;  -- y3x 10
201
  SIGNAL y3x_11 : BIT;  -- y3x 11
202
  SIGNAL y3x_12 : BIT;  -- y3x 12
203
  SIGNAL y3x_13 : BIT;  -- y3x 13
204
  SIGNAL y3x_14 : BIT;  -- y3x 14
205
  SIGNAL y3x_15 : BIT;  -- y3x 15
206
  SIGNAL y4x_0 : BIT;   -- y4x 0
207
  SIGNAL y4x_1 : BIT;   -- y4x 1
208
  SIGNAL y4x_2 : BIT;   -- y4x 2
209
  SIGNAL y4x_3 : BIT;   -- y4x 3
210
  SIGNAL y4x_4 : BIT;   -- y4x 4
211
  SIGNAL y4x_5 : BIT;   -- y4x 5
212
  SIGNAL y4x_6 : BIT;   -- y4x 6
213
  SIGNAL y4x_7 : BIT;   -- y4x 7
214
  SIGNAL y4x_8 : BIT;   -- y4x 8
215
  SIGNAL y4x_9 : BIT;   -- y4x 9
216
  SIGNAL y4x_10 : BIT;  -- y4x 10
217
  SIGNAL y4x_11 : BIT;  -- y4x 11
218
  SIGNAL y4x_12 : BIT;  -- y4x 12
219
  SIGNAL y4x_13 : BIT;  -- y4x 13
220
  SIGNAL y4x_14 : BIT;  -- y4x 14
221
  SIGNAL y4x_15 : BIT;  -- y4x 15
222
 
223
BEGIN
224
 
225
  mux1 : mux64_glopg
226
    PORT MAP (
227
    vss => vss,
228
    vdd => vdd,
229
    c => o_mux1_15& o_mux1_14& o_mux1_13& o_mux1_12& o_mux1_11& o_mux1_10& o_mux1_9& o_mux1_8& o_mux1_7& o_mux1_6& o_mux1_5& o_mux1_4& o_mux1_3& o_mux1_2& o_mux1_1& o_mux1_0& o_mux2_15& o_mux2_14& o_mux2_13& o_mux2_12& o_mux2_11& o_mux2_10& o_mux2_9& o_mux2_8& o_mux2_7& o_mux2_6& o_mux2_5& o_mux2_4& o_mux2_3& o_mux2_2& o_mux2_1& o_mux2_0& o_mux3_15& o_mux3_14& o_mux3_13& o_mux3_12& o_mux3_11& o_mux3_10& o_mux3_9& o_mux3_8& o_mux3_7& o_mux3_6& o_mux3_5& o_mux3_4& o_mux3_3& o_mux3_2& o_mux3_1& o_mux3_0& o_mux4_15& o_mux4_14& o_mux4_13& o_mux4_12& o_mux4_11& o_mux4_10& o_mux4_9& o_mux4_8& o_mux4_7& o_mux4_6& o_mux4_5& o_mux4_4& o_mux4_3& o_mux4_2& o_mux4_1& o_mux4_0,
230
    sel => sel_in,
231
    b => y1x_15& y1x_14& y1x_13& y1x_12& y1x_11& y1x_10& y1x_9& y1x_8& y1x_7& y1x_6& y1x_5& y1x_4& y1x_3& y1x_2& y1x_1& y1x_0& y2x_15& y2x_14& y2x_13& y2x_12& y2x_11& y2x_10& y2x_9& y2x_8& y2x_7& y2x_6& y2x_5& y2x_4& y2x_3& y2x_2& y2x_1& y2x_0& y3x_15& y3x_14& y3x_13& y3x_12& y3x_11& y3x_10& y3x_9& y3x_8& y3x_7& y3x_6& y3x_5& y3x_4& y3x_3& y3x_2& y3x_1& y3x_0& y4x_15& y4x_14& y4x_13& y4x_12& y4x_11& y4x_10& y4x_9& y4x_8& y4x_7& y4x_6& y4x_5& y4x_4& y4x_3& y4x_2& y4x_1& y4x_0,
232
    a => x1(15)& x1(14)& x1(13)& x1(12)& x1(11)& x1(10)& x1(9)& x1(8)& x1(7)& x1(6)& x1(5)& x1(4)& x1(3)& x1(2)& x1(1)& x1(0)& x2(15)& x2(14)& x2(13)& x2(12)& x2(11)& x2(10)& x2(9)& x2(8)& x2(7)& x2(6)& x2(5)& x2(4)& x2(3)& x2(2)& x2(1)& x2(0)& x3(15)& x3(14)& x3(13)& x3(12)& x3(11)& x3(10)& x3(9)& x3(8)& x3(7)& x3(6)& x3(5)& x3(4)& x3(3)& x3(2)& x3(1)& x3(0)& x4(15)& x4(14)& x4(13)& x4(12)& x4(11)& x4(10)& x4(9)& x4(8)& x4(7)& x4(6)& x4(5)& x4(4)& x4(3)& x4(2)& x4(1)& x4(0));
233
  idea_h_1r : idea_heart_1r_glopf
234
    PORT MAP (
235
    vss => vss,
236
    vdd => vdd,
237
    reset => reset,
238
    y4 => y4x_0& y4x_1& y4x_2& y4x_3& y4x_4& y4x_5& y4x_6& y4x_7& y4x_8& y4x_9& y4x_10& y4x_11& y4x_12& y4x_13& y4x_14& y4x_15,
239
    y3 => y3x_0& y3x_1& y3x_2& y3x_3& y3x_4& y3x_5& y3x_6& y3x_7& y3x_8& y3x_9& y3x_10& y3x_11& y3x_12& y3x_13& y3x_14& y3x_15,
240
    y2 => y2x_0& y2x_1& y2x_2& y2x_3& y2x_4& y2x_5& y2x_6& y2x_7& y2x_8& y2x_9& y2x_10& y2x_11& y2x_12& y2x_13& y2x_14& y2x_15,
241
    y1 => y1x_0& y1x_1& y1x_2& y1x_3& y1x_4& y1x_5& y1x_6& y1x_7& y1x_8& y1x_9& y1x_10& y1x_11& y1x_12& y1x_13& y1x_14& y1x_15,
242
    z6 => z6(0)& z6(1)& z6(2)& z6(3)& z6(4)& z6(5)& z6(6)& z6(7)& z6(8)& z6(9)& z6(10)& z6(11)& z6(12)& z6(13)& z6(14)& z6(15),
243
    z5 => z5(0)& z5(1)& z5(2)& z5(3)& z5(4)& z5(5)& z5(6)& z5(7)& z5(8)& z5(9)& z5(10)& z5(11)& z5(12)& z5(13)& z5(14)& z5(15),
244
    z4 => z4(0)& z4(1)& z4(2)& z4(3)& z4(4)& z4(5)& z4(6)& z4(7)& z4(8)& z4(9)& z4(10)& z4(11)& z4(12)& z4(13)& z4(14)& z4(15),
245
    z3 => z3(0)& z3(1)& z3(2)& z3(3)& z3(4)& z3(5)& z3(6)& z3(7)& z3(8)& z3(9)& z3(10)& z3(11)& z3(12)& z3(13)& z3(14)& z3(15),
246
    z2 => z2(0)& z2(1)& z2(2)& z2(3)& z2(4)& z2(5)& z2(6)& z2(7)& z2(8)& z2(9)& z2(10)& z2(11)& z2(12)& z2(13)& z2(14)& z2(15),
247
    z1 => z1(0)& z1(1)& z1(2)& z1(3)& z1(4)& z1(5)& z1(6)& z1(7)& z1(8)& z1(9)& z1(10)& z1(11)& z1(12)& z1(13)& z1(14)& z1(15),
248
    x4 => o_mux4_0& o_mux4_1& o_mux4_2& o_mux4_3& o_mux4_4& o_mux4_5& o_mux4_6& o_mux4_7& o_mux4_8& o_mux4_9& o_mux4_10& o_mux4_11& o_mux4_12& o_mux4_13& o_mux4_14& o_mux4_15,
249
    x3 => o_mux3_0& o_mux3_1& o_mux3_2& o_mux3_3& o_mux3_4& o_mux3_5& o_mux3_6& o_mux3_7& o_mux3_8& o_mux3_9& o_mux3_10& o_mux3_11& o_mux3_12& o_mux3_13& o_mux3_14& o_mux3_15,
250
    x2 => o_mux2_0& o_mux2_1& o_mux2_2& o_mux2_3& o_mux2_4& o_mux2_5& o_mux2_6& o_mux2_7& o_mux2_8& o_mux2_9& o_mux2_10& o_mux2_11& o_mux2_12& o_mux2_13& o_mux2_14& o_mux2_15,
251
    x1 => o_mux1_0& o_mux1_1& o_mux1_2& o_mux1_3& o_mux1_4& o_mux1_5& o_mux1_6& o_mux1_7& o_mux1_8& o_mux1_9& o_mux1_10& o_mux1_11& o_mux1_12& o_mux1_13& o_mux1_14& o_mux1_15,
252
    en => en(1)& en(2)& en(3)& en(4)& en(5)& en(6)& en(7));
253
  trans : out_trans_glopf
254
    PORT MAP (
255
    vss => vss,
256
    vdd => vdd,
257
    reset => reset,
258
    y4 => y4(0)& y4(1)& y4(2)& y4(3)& y4(4)& y4(5)& y4(6)& y4(7)& y4(8)& y4(9)& y4(10)& y4(11)& y4(12)& y4(13)& y4(14)& y4(15),
259
    y3 => y3(0)& y3(1)& y3(2)& y3(3)& y3(4)& y3(5)& y3(6)& y3(7)& y3(8)& y3(9)& y3(10)& y3(11)& y3(12)& y3(13)& y3(14)& y3(15),
260
    y2 => y2(0)& y2(1)& y2(2)& y2(3)& y2(4)& y2(5)& y2(6)& y2(7)& y2(8)& y2(9)& y2(10)& y2(11)& y2(12)& y2(13)& y2(14)& y2(15),
261
    y1 => y1(0)& y1(1)& y1(2)& y1(3)& y1(4)& y1(5)& y1(6)& y1(7)& y1(8)& y1(9)& y1(10)& y1(11)& y1(12)& y1(13)& y1(14)& y1(15),
262
    z4 => z49(0)& z49(1)& z49(2)& z49(3)& z49(4)& z49(5)& z49(6)& z49(7)& z49(8)& z49(9)& z49(10)& z49(11)& z49(12)& z49(13)& z49(14)& z49(15),
263
    z3 => z39(0)& z39(1)& z39(2)& z39(3)& z39(4)& z39(5)& z39(6)& z39(7)& z39(8)& z39(9)& z39(10)& z39(11)& z39(12)& z39(13)& z39(14)& z39(15),
264
    z2 => z29(0)& z29(1)& z29(2)& z29(3)& z29(4)& z29(5)& z29(6)& z29(7)& z29(8)& z29(9)& z29(10)& z29(11)& z29(12)& z29(13)& z29(14)& z29(15),
265
    z1 => z19(0)& z19(1)& z19(2)& z19(3)& z19(4)& z19(5)& z19(6)& z19(7)& z19(8)& z19(9)& z19(10)& z19(11)& z19(12)& z19(13)& z19(14)& z19(15),
266
    x4 => y4x_0& y4x_1& y4x_2& y4x_3& y4x_4& y4x_5& y4x_6& y4x_7& y4x_8& y4x_9& y4x_10& y4x_11& y4x_12& y4x_13& y4x_14& y4x_15,
267
    x3 => y3x_0& y3x_1& y3x_2& y3x_3& y3x_4& y3x_5& y3x_6& y3x_7& y3x_8& y3x_9& y3x_10& y3x_11& y3x_12& y3x_13& y3x_14& y3x_15,
268
    x2 => y2x_0& y2x_1& y2x_2& y2x_3& y2x_4& y2x_5& y2x_6& y2x_7& y2x_8& y2x_9& y2x_10& y2x_11& y2x_12& y2x_13& y2x_14& y2x_15,
269
    x1 => y1x_0& y1x_1& y1x_2& y1x_3& y1x_4& y1x_5& y1x_6& y1x_7& y1x_8& y1x_9& y1x_10& y1x_11& y1x_12& y1x_13& y1x_14& y1x_15,
270
    en => en_out);
271
 
272
end VST;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.