OpenCores
URL https://opencores.org/ocsvn/structural_vhdl/structural_vhdl/trunk

Subversion Repositories structural_vhdl

[/] [structural_vhdl/] [trunk/] [key_regulator/] [leftshiftregister9.vst] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 marta
-- VHDL structural description generated from `leftshiftregister9`
2
--              date : Tue Jul 31 10:17:19 2001
3
 
4
 
5
-- Entity Declaration
6
 
7
ENTITY leftshiftregister9 IS
8
  PORT (
9
  p : in BIT_VECTOR (16 DOWNTO 0);      -- p
10
  q : in BIT;   -- q
11
  r : out BIT_VECTOR (33 DOWNTO 0);     -- r
12
  vdd : in BIT; -- vdd
13
  vss : in BIT  -- vss
14
  );
15
END leftshiftregister9;
16
 
17
-- Architecture Declaration
18
 
19
ARCHITECTURE VST OF leftshiftregister9 IS
20
  COMPONENT a2_x2
21
    port (
22
    i0 : in BIT;        -- i0
23
    i1 : in BIT;        -- i1
24
    q : out BIT;        -- q
25
    vdd : in BIT;       -- vdd
26
    vss : in BIT        -- vss
27
    );
28
  END COMPONENT;
29
 
30
  COMPONENT zero_x0
31
    port (
32
    nq : out BIT;       -- nq
33
    vdd : in BIT;       -- vdd
34
    vss : in BIT        -- vss
35
    );
36
  END COMPONENT;
37
 
38
 
39
BEGIN
40
 
41
  r_0 : zero_x0
42
    PORT MAP (
43
    vss => vss,
44
    vdd => vdd,
45
    nq => r(0));
46
  r_1 : zero_x0
47
    PORT MAP (
48
    vss => vss,
49
    vdd => vdd,
50
    nq => r(1));
51
  r_2 : zero_x0
52
    PORT MAP (
53
    vss => vss,
54
    vdd => vdd,
55
    nq => r(2));
56
  r_3 : zero_x0
57
    PORT MAP (
58
    vss => vss,
59
    vdd => vdd,
60
    nq => r(3));
61
  r_4 : zero_x0
62
    PORT MAP (
63
    vss => vss,
64
    vdd => vdd,
65
    nq => r(4));
66
  r_5 : zero_x0
67
    PORT MAP (
68
    vss => vss,
69
    vdd => vdd,
70
    nq => r(5));
71
  r_6 : zero_x0
72
    PORT MAP (
73
    vss => vss,
74
    vdd => vdd,
75
    nq => r(6));
76
  r_7 : zero_x0
77
    PORT MAP (
78
    vss => vss,
79
    vdd => vdd,
80
    nq => r(7));
81
  r_8 : zero_x0
82
    PORT MAP (
83
    vss => vss,
84
    vdd => vdd,
85
    nq => r(8));
86
  r_9 : a2_x2
87
    PORT MAP (
88
    vss => vss,
89
    vdd => vdd,
90
    q => r(9),
91
    i1 => p(0),
92
    i0 => q);
93
  r_10 : a2_x2
94
    PORT MAP (
95
    vss => vss,
96
    vdd => vdd,
97
    q => r(10),
98
    i1 => p(1),
99
    i0 => q);
100
  r_11 : a2_x2
101
    PORT MAP (
102
    vss => vss,
103
    vdd => vdd,
104
    q => r(11),
105
    i1 => p(2),
106
    i0 => q);
107
  r_12 : a2_x2
108
    PORT MAP (
109
    vss => vss,
110
    vdd => vdd,
111
    q => r(12),
112
    i1 => p(3),
113
    i0 => q);
114
  r_13 : a2_x2
115
    PORT MAP (
116
    vss => vss,
117
    vdd => vdd,
118
    q => r(13),
119
    i1 => p(4),
120
    i0 => q);
121
  r_14 : a2_x2
122
    PORT MAP (
123
    vss => vss,
124
    vdd => vdd,
125
    q => r(14),
126
    i1 => p(5),
127
    i0 => q);
128
  r_15 : a2_x2
129
    PORT MAP (
130
    vss => vss,
131
    vdd => vdd,
132
    q => r(15),
133
    i1 => p(6),
134
    i0 => q);
135
  r_16 : a2_x2
136
    PORT MAP (
137
    vss => vss,
138
    vdd => vdd,
139
    q => r(16),
140
    i1 => p(7),
141
    i0 => q);
142
  r_17 : a2_x2
143
    PORT MAP (
144
    vss => vss,
145
    vdd => vdd,
146
    q => r(17),
147
    i1 => p(8),
148
    i0 => q);
149
  r_18 : a2_x2
150
    PORT MAP (
151
    vss => vss,
152
    vdd => vdd,
153
    q => r(18),
154
    i1 => p(9),
155
    i0 => q);
156
  r_19 : a2_x2
157
    PORT MAP (
158
    vss => vss,
159
    vdd => vdd,
160
    q => r(19),
161
    i1 => p(10),
162
    i0 => q);
163
  r_20 : a2_x2
164
    PORT MAP (
165
    vss => vss,
166
    vdd => vdd,
167
    q => r(20),
168
    i1 => p(11),
169
    i0 => q);
170
  r_21 : a2_x2
171
    PORT MAP (
172
    vss => vss,
173
    vdd => vdd,
174
    q => r(21),
175
    i1 => p(12),
176
    i0 => q);
177
  r_22 : a2_x2
178
    PORT MAP (
179
    vss => vss,
180
    vdd => vdd,
181
    q => r(22),
182
    i1 => p(13),
183
    i0 => q);
184
  r_23 : a2_x2
185
    PORT MAP (
186
    vss => vss,
187
    vdd => vdd,
188
    q => r(23),
189
    i1 => p(14),
190
    i0 => q);
191
  r_24 : a2_x2
192
    PORT MAP (
193
    vss => vss,
194
    vdd => vdd,
195
    q => r(24),
196
    i1 => p(15),
197
    i0 => q);
198
  r_25 : a2_x2
199
    PORT MAP (
200
    vss => vss,
201
    vdd => vdd,
202
    q => r(25),
203
    i1 => p(16),
204
    i0 => q);
205
  r_26 : zero_x0
206
    PORT MAP (
207
    vss => vss,
208
    vdd => vdd,
209
    nq => r(26));
210
  r_27 : zero_x0
211
    PORT MAP (
212
    vss => vss,
213
    vdd => vdd,
214
    nq => r(27));
215
  r_28 : zero_x0
216
    PORT MAP (
217
    vss => vss,
218
    vdd => vdd,
219
    nq => r(28));
220
  r_29 : zero_x0
221
    PORT MAP (
222
    vss => vss,
223
    vdd => vdd,
224
    nq => r(29));
225
  r_30 : zero_x0
226
    PORT MAP (
227
    vss => vss,
228
    vdd => vdd,
229
    nq => r(30));
230
  r_31 : zero_x0
231
    PORT MAP (
232
    vss => vss,
233
    vdd => vdd,
234
    nq => r(31));
235
  r_32 : zero_x0
236
    PORT MAP (
237
    vss => vss,
238
    vdd => vdd,
239
    nq => r(32));
240
  r_33 : zero_x0
241
    PORT MAP (
242
    vss => vss,
243
    vdd => vdd,
244
    nq => r(33));
245
 
246
end VST;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.