OpenCores
URL https://opencores.org/ocsvn/structural_vhdl/structural_vhdl/trunk

Subversion Repositories structural_vhdl

[/] [structural_vhdl/] [trunk/] [key_regulator/] [mux12to6.vst] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 marta
-- VHDL structural description generated from `mux12to6`
2
--              date : Sat Jul 28 16:20:41 2001
3
 
4
 
5
-- Entity Declaration
6
 
7
ENTITY mux12to6 IS
8
  PORT (
9
  i1 : in BIT_VECTOR (15 DOWNTO 0);     -- i1
10
  i2 : in BIT_VECTOR (15 DOWNTO 0);     -- i2
11
  i3 : in BIT_VECTOR (15 DOWNTO 0);     -- i3
12
  i4 : in BIT_VECTOR (15 DOWNTO 0);     -- i4
13
  i5 : in BIT_VECTOR (15 DOWNTO 0);     -- i5
14
  i6 : in BIT_VECTOR (15 DOWNTO 0);     -- i6
15
  i7 : in BIT_VECTOR (15 DOWNTO 0);     -- i7
16
  i8 : in BIT_VECTOR (15 DOWNTO 0);     -- i8
17
  i9 : in BIT_VECTOR (15 DOWNTO 0);     -- i9
18
  i10 : in BIT_VECTOR (15 DOWNTO 0);    -- i10
19
  i11 : in BIT_VECTOR (15 DOWNTO 0);    -- i11
20
  i12 : in BIT_VECTOR (15 DOWNTO 0);    -- i12
21
  en : in BIT;  -- en
22
  clr : in BIT; -- clr
23
  sel : in BIT; -- sel
24
  o1 : out BIT_VECTOR (15 DOWNTO 0);    -- o1
25
  o2 : out BIT_VECTOR (15 DOWNTO 0);    -- o2
26
  o3 : out BIT_VECTOR (15 DOWNTO 0);    -- o3
27
  o4 : out BIT_VECTOR (15 DOWNTO 0);    -- o4
28
  o5 : out BIT_VECTOR (15 DOWNTO 0);    -- o5
29
  o6 : out BIT_VECTOR (15 DOWNTO 0);    -- o6
30
  vdd : in BIT; -- vdd
31
  vss : in BIT  -- vss
32
  );
33
END mux12to6;
34
 
35
-- Architecture Declaration
36
 
37
ARCHITECTURE VST OF mux12to6 IS
38
  COMPONENT a2_x2
39
    port (
40
    i0 : in BIT;        -- i0
41
    i1 : in BIT;        -- i1
42
    q : out BIT;        -- q
43
    vdd : in BIT;       -- vdd
44
    vss : in BIT        -- vss
45
    );
46
  END COMPONENT;
47
 
48
  COMPONENT nao22_x1
49
    port (
50
    i0 : in BIT;        -- i0
51
    i1 : in BIT;        -- i1
52
    i2 : in BIT;        -- i2
53
    nq : out BIT;       -- nq
54
    vdd : in BIT;       -- vdd
55
    vss : in BIT        -- vss
56
    );
57
  END COMPONENT;
58
 
59
  COMPONENT na2_x1
60
    port (
61
    i0 : in BIT;        -- i0
62
    i1 : in BIT;        -- i1
63
    nq : out BIT;       -- nq
64
    vdd : in BIT;       -- vdd
65
    vss : in BIT        -- vss
66
    );
67
  END COMPONENT;
68
 
69
  COMPONENT inv_x1
70
    port (
71
    i : in BIT; -- i
72
    nq : out BIT;       -- nq
73
    vdd : in BIT;       -- vdd
74
    vss : in BIT        -- vss
75
    );
76
  END COMPONENT;
77
 
78
  COMPONENT sff1_x4
79
    port (
80
    ck : in BIT;        -- ck
81
    i : in BIT; -- i
82
    q : out BIT;        -- q
83
    vdd : in BIT;       -- vdd
84
    vss : in BIT        -- vss
85
    );
86
  END COMPONENT;
87
 
88
  SIGNAL auxsc657 : BIT;        -- auxsc657
89
  SIGNAL auxsc6 : BIT;  -- auxsc6
90
  SIGNAL auxsc7 : BIT;  -- auxsc7
91
  SIGNAL auxsc4 : BIT;  -- auxsc4
92
  SIGNAL auxsc13 : BIT; -- auxsc13
93
  SIGNAL auxsc14 : BIT; -- auxsc14
94
  SIGNAL auxsc11 : BIT; -- auxsc11
95
  SIGNAL auxsc20 : BIT; -- auxsc20
96
  SIGNAL auxsc21 : BIT; -- auxsc21
97
  SIGNAL auxsc18 : BIT; -- auxsc18
98
  SIGNAL auxsc27 : BIT; -- auxsc27
99
  SIGNAL auxsc28 : BIT; -- auxsc28
100
  SIGNAL auxsc25 : BIT; -- auxsc25
101
  SIGNAL auxsc34 : BIT; -- auxsc34
102
  SIGNAL auxsc35 : BIT; -- auxsc35
103
  SIGNAL auxsc32 : BIT; -- auxsc32
104
  SIGNAL auxsc41 : BIT; -- auxsc41
105
  SIGNAL auxsc42 : BIT; -- auxsc42
106
  SIGNAL auxsc39 : BIT; -- auxsc39
107
  SIGNAL auxsc48 : BIT; -- auxsc48
108
  SIGNAL auxsc49 : BIT; -- auxsc49
109
  SIGNAL auxsc46 : BIT; -- auxsc46
110
  SIGNAL auxsc55 : BIT; -- auxsc55
111
  SIGNAL auxsc56 : BIT; -- auxsc56
112
  SIGNAL auxsc53 : BIT; -- auxsc53
113
  SIGNAL auxsc62 : BIT; -- auxsc62
114
  SIGNAL auxsc63 : BIT; -- auxsc63
115
  SIGNAL auxsc60 : BIT; -- auxsc60
116
  SIGNAL auxsc69 : BIT; -- auxsc69
117
  SIGNAL auxsc70 : BIT; -- auxsc70
118
  SIGNAL auxsc67 : BIT; -- auxsc67
119
  SIGNAL auxsc76 : BIT; -- auxsc76
120
  SIGNAL auxsc77 : BIT; -- auxsc77
121
  SIGNAL auxsc74 : BIT; -- auxsc74
122
  SIGNAL auxsc83 : BIT; -- auxsc83
123
  SIGNAL auxsc84 : BIT; -- auxsc84
124
  SIGNAL auxsc81 : BIT; -- auxsc81
125
  SIGNAL auxsc90 : BIT; -- auxsc90
126
  SIGNAL auxsc91 : BIT; -- auxsc91
127
  SIGNAL auxsc88 : BIT; -- auxsc88
128
  SIGNAL auxsc97 : BIT; -- auxsc97
129
  SIGNAL auxsc98 : BIT; -- auxsc98
130
  SIGNAL auxsc95 : BIT; -- auxsc95
131
  SIGNAL auxsc104 : BIT;        -- auxsc104
132
  SIGNAL auxsc105 : BIT;        -- auxsc105
133
  SIGNAL auxsc102 : BIT;        -- auxsc102
134
  SIGNAL auxsc111 : BIT;        -- auxsc111
135
  SIGNAL auxsc112 : BIT;        -- auxsc112
136
  SIGNAL auxsc109 : BIT;        -- auxsc109
137
  SIGNAL auxsc118 : BIT;        -- auxsc118
138
  SIGNAL auxsc119 : BIT;        -- auxsc119
139
  SIGNAL auxsc116 : BIT;        -- auxsc116
140
  SIGNAL auxsc125 : BIT;        -- auxsc125
141
  SIGNAL auxsc126 : BIT;        -- auxsc126
142
  SIGNAL auxsc123 : BIT;        -- auxsc123
143
  SIGNAL auxsc132 : BIT;        -- auxsc132
144
  SIGNAL auxsc133 : BIT;        -- auxsc133
145
  SIGNAL auxsc130 : BIT;        -- auxsc130
146
  SIGNAL auxsc139 : BIT;        -- auxsc139
147
  SIGNAL auxsc140 : BIT;        -- auxsc140
148
  SIGNAL auxsc137 : BIT;        -- auxsc137
149
  SIGNAL auxsc146 : BIT;        -- auxsc146
150
  SIGNAL auxsc147 : BIT;        -- auxsc147
151
  SIGNAL auxsc144 : BIT;        -- auxsc144
152
  SIGNAL auxsc153 : BIT;        -- auxsc153
153
  SIGNAL auxsc154 : BIT;        -- auxsc154
154
  SIGNAL auxsc151 : BIT;        -- auxsc151
155
  SIGNAL auxsc160 : BIT;        -- auxsc160
156
  SIGNAL auxsc161 : BIT;        -- auxsc161
157
  SIGNAL auxsc158 : BIT;        -- auxsc158
158
  SIGNAL auxsc167 : BIT;        -- auxsc167
159
  SIGNAL auxsc168 : BIT;        -- auxsc168
160
  SIGNAL auxsc165 : BIT;        -- auxsc165
161
  SIGNAL auxsc174 : BIT;        -- auxsc174
162
  SIGNAL auxsc175 : BIT;        -- auxsc175
163
  SIGNAL auxsc172 : BIT;        -- auxsc172
164
  SIGNAL auxsc181 : BIT;        -- auxsc181
165
  SIGNAL auxsc182 : BIT;        -- auxsc182
166
  SIGNAL auxsc179 : BIT;        -- auxsc179
167
  SIGNAL auxsc188 : BIT;        -- auxsc188
168
  SIGNAL auxsc189 : BIT;        -- auxsc189
169
  SIGNAL auxsc186 : BIT;        -- auxsc186
170
  SIGNAL auxsc195 : BIT;        -- auxsc195
171
  SIGNAL auxsc196 : BIT;        -- auxsc196
172
  SIGNAL auxsc193 : BIT;        -- auxsc193
173
  SIGNAL auxsc202 : BIT;        -- auxsc202
174
  SIGNAL auxsc203 : BIT;        -- auxsc203
175
  SIGNAL auxsc200 : BIT;        -- auxsc200
176
  SIGNAL auxsc209 : BIT;        -- auxsc209
177
  SIGNAL auxsc210 : BIT;        -- auxsc210
178
  SIGNAL auxsc207 : BIT;        -- auxsc207
179
  SIGNAL auxsc216 : BIT;        -- auxsc216
180
  SIGNAL auxsc217 : BIT;        -- auxsc217
181
  SIGNAL auxsc214 : BIT;        -- auxsc214
182
  SIGNAL auxsc223 : BIT;        -- auxsc223
183
  SIGNAL auxsc224 : BIT;        -- auxsc224
184
  SIGNAL auxsc221 : BIT;        -- auxsc221
185
  SIGNAL auxsc230 : BIT;        -- auxsc230
186
  SIGNAL auxsc231 : BIT;        -- auxsc231
187
  SIGNAL auxsc228 : BIT;        -- auxsc228
188
  SIGNAL auxsc237 : BIT;        -- auxsc237
189
  SIGNAL auxsc238 : BIT;        -- auxsc238
190
  SIGNAL auxsc235 : BIT;        -- auxsc235
191
  SIGNAL auxsc244 : BIT;        -- auxsc244
192
  SIGNAL auxsc245 : BIT;        -- auxsc245
193
  SIGNAL auxsc242 : BIT;        -- auxsc242
194
  SIGNAL auxsc251 : BIT;        -- auxsc251
195
  SIGNAL auxsc252 : BIT;        -- auxsc252
196
  SIGNAL auxsc249 : BIT;        -- auxsc249
197
  SIGNAL auxsc258 : BIT;        -- auxsc258
198
  SIGNAL auxsc259 : BIT;        -- auxsc259
199
  SIGNAL auxsc256 : BIT;        -- auxsc256
200
  SIGNAL auxsc265 : BIT;        -- auxsc265
201
  SIGNAL auxsc266 : BIT;        -- auxsc266
202
  SIGNAL auxsc263 : BIT;        -- auxsc263
203
  SIGNAL auxsc272 : BIT;        -- auxsc272
204
  SIGNAL auxsc273 : BIT;        -- auxsc273
205
  SIGNAL auxsc270 : BIT;        -- auxsc270
206
  SIGNAL auxsc279 : BIT;        -- auxsc279
207
  SIGNAL auxsc280 : BIT;        -- auxsc280
208
  SIGNAL auxsc277 : BIT;        -- auxsc277
209
  SIGNAL auxsc286 : BIT;        -- auxsc286
210
  SIGNAL auxsc287 : BIT;        -- auxsc287
211
  SIGNAL auxsc284 : BIT;        -- auxsc284
212
  SIGNAL auxsc293 : BIT;        -- auxsc293
213
  SIGNAL auxsc294 : BIT;        -- auxsc294
214
  SIGNAL auxsc291 : BIT;        -- auxsc291
215
  SIGNAL auxsc300 : BIT;        -- auxsc300
216
  SIGNAL auxsc301 : BIT;        -- auxsc301
217
  SIGNAL auxsc298 : BIT;        -- auxsc298
218
  SIGNAL auxsc307 : BIT;        -- auxsc307
219
  SIGNAL auxsc308 : BIT;        -- auxsc308
220
  SIGNAL auxsc305 : BIT;        -- auxsc305
221
  SIGNAL auxsc314 : BIT;        -- auxsc314
222
  SIGNAL auxsc315 : BIT;        -- auxsc315
223
  SIGNAL auxsc312 : BIT;        -- auxsc312
224
  SIGNAL auxsc321 : BIT;        -- auxsc321
225
  SIGNAL auxsc322 : BIT;        -- auxsc322
226
  SIGNAL auxsc319 : BIT;        -- auxsc319
227
  SIGNAL auxsc328 : BIT;        -- auxsc328
228
  SIGNAL auxsc329 : BIT;        -- auxsc329
229
  SIGNAL auxsc326 : BIT;        -- auxsc326
230
  SIGNAL auxsc335 : BIT;        -- auxsc335
231
  SIGNAL auxsc336 : BIT;        -- auxsc336
232
  SIGNAL auxsc333 : BIT;        -- auxsc333
233
  SIGNAL auxsc342 : BIT;        -- auxsc342
234
  SIGNAL auxsc343 : BIT;        -- auxsc343
235
  SIGNAL auxsc340 : BIT;        -- auxsc340
236
  SIGNAL auxsc349 : BIT;        -- auxsc349
237
  SIGNAL auxsc350 : BIT;        -- auxsc350
238
  SIGNAL auxsc347 : BIT;        -- auxsc347
239
  SIGNAL auxsc356 : BIT;        -- auxsc356
240
  SIGNAL auxsc357 : BIT;        -- auxsc357
241
  SIGNAL auxsc354 : BIT;        -- auxsc354
242
  SIGNAL auxsc363 : BIT;        -- auxsc363
243
  SIGNAL auxsc364 : BIT;        -- auxsc364
244
  SIGNAL auxsc361 : BIT;        -- auxsc361
245
  SIGNAL auxsc370 : BIT;        -- auxsc370
246
  SIGNAL auxsc371 : BIT;        -- auxsc371
247
  SIGNAL auxsc368 : BIT;        -- auxsc368
248
  SIGNAL auxsc377 : BIT;        -- auxsc377
249
  SIGNAL auxsc378 : BIT;        -- auxsc378
250
  SIGNAL auxsc375 : BIT;        -- auxsc375
251
  SIGNAL auxsc384 : BIT;        -- auxsc384
252
  SIGNAL auxsc385 : BIT;        -- auxsc385
253
  SIGNAL auxsc382 : BIT;        -- auxsc382
254
  SIGNAL auxsc391 : BIT;        -- auxsc391
255
  SIGNAL auxsc392 : BIT;        -- auxsc392
256
  SIGNAL auxsc389 : BIT;        -- auxsc389
257
  SIGNAL auxsc398 : BIT;        -- auxsc398
258
  SIGNAL auxsc399 : BIT;        -- auxsc399
259
  SIGNAL auxsc396 : BIT;        -- auxsc396
260
  SIGNAL auxsc405 : BIT;        -- auxsc405
261
  SIGNAL auxsc406 : BIT;        -- auxsc406
262
  SIGNAL auxsc403 : BIT;        -- auxsc403
263
  SIGNAL auxsc412 : BIT;        -- auxsc412
264
  SIGNAL auxsc413 : BIT;        -- auxsc413
265
  SIGNAL auxsc410 : BIT;        -- auxsc410
266
  SIGNAL auxsc419 : BIT;        -- auxsc419
267
  SIGNAL auxsc420 : BIT;        -- auxsc420
268
  SIGNAL auxsc417 : BIT;        -- auxsc417
269
  SIGNAL auxsc426 : BIT;        -- auxsc426
270
  SIGNAL auxsc427 : BIT;        -- auxsc427
271
  SIGNAL auxsc424 : BIT;        -- auxsc424
272
  SIGNAL auxsc433 : BIT;        -- auxsc433
273
  SIGNAL auxsc434 : BIT;        -- auxsc434
274
  SIGNAL auxsc431 : BIT;        -- auxsc431
275
  SIGNAL auxsc440 : BIT;        -- auxsc440
276
  SIGNAL auxsc441 : BIT;        -- auxsc441
277
  SIGNAL auxsc438 : BIT;        -- auxsc438
278
  SIGNAL auxsc447 : BIT;        -- auxsc447
279
  SIGNAL auxsc448 : BIT;        -- auxsc448
280
  SIGNAL auxsc445 : BIT;        -- auxsc445
281
  SIGNAL auxsc454 : BIT;        -- auxsc454
282
  SIGNAL auxsc452 : BIT;        -- auxsc452
283
  SIGNAL auxsc460 : BIT;        -- auxsc460
284
  SIGNAL auxsc458 : BIT;        -- auxsc458
285
  SIGNAL auxsc466 : BIT;        -- auxsc466
286
  SIGNAL auxsc464 : BIT;        -- auxsc464
287
  SIGNAL auxsc472 : BIT;        -- auxsc472
288
  SIGNAL auxsc470 : BIT;        -- auxsc470
289
  SIGNAL auxsc478 : BIT;        -- auxsc478
290
  SIGNAL auxsc476 : BIT;        -- auxsc476
291
  SIGNAL auxsc484 : BIT;        -- auxsc484
292
  SIGNAL auxsc482 : BIT;        -- auxsc482
293
  SIGNAL auxsc490 : BIT;        -- auxsc490
294
  SIGNAL auxsc488 : BIT;        -- auxsc488
295
  SIGNAL auxsc496 : BIT;        -- auxsc496
296
  SIGNAL auxsc494 : BIT;        -- auxsc494
297
  SIGNAL auxsc502 : BIT;        -- auxsc502
298
  SIGNAL auxsc500 : BIT;        -- auxsc500
299
  SIGNAL auxsc508 : BIT;        -- auxsc508
300
  SIGNAL auxsc506 : BIT;        -- auxsc506
301
  SIGNAL auxsc514 : BIT;        -- auxsc514
302
  SIGNAL auxsc512 : BIT;        -- auxsc512
303
  SIGNAL auxsc520 : BIT;        -- auxsc520
304
  SIGNAL auxsc518 : BIT;        -- auxsc518
305
  SIGNAL auxsc526 : BIT;        -- auxsc526
306
  SIGNAL auxsc524 : BIT;        -- auxsc524
307
  SIGNAL auxsc532 : BIT;        -- auxsc532
308
  SIGNAL auxsc530 : BIT;        -- auxsc530
309
  SIGNAL auxsc538 : BIT;        -- auxsc538
310
  SIGNAL auxsc536 : BIT;        -- auxsc536
311
  SIGNAL auxsc544 : BIT;        -- auxsc544
312
  SIGNAL auxsc542 : BIT;        -- auxsc542
313
  SIGNAL auxsc550 : BIT;        -- auxsc550
314
  SIGNAL auxsc551 : BIT;        -- auxsc551
315
  SIGNAL auxsc548 : BIT;        -- auxsc548
316
  SIGNAL auxsc557 : BIT;        -- auxsc557
317
  SIGNAL auxsc558 : BIT;        -- auxsc558
318
  SIGNAL auxsc555 : BIT;        -- auxsc555
319
  SIGNAL auxsc564 : BIT;        -- auxsc564
320
  SIGNAL auxsc565 : BIT;        -- auxsc565
321
  SIGNAL auxsc562 : BIT;        -- auxsc562
322
  SIGNAL auxsc571 : BIT;        -- auxsc571
323
  SIGNAL auxsc572 : BIT;        -- auxsc572
324
  SIGNAL auxsc569 : BIT;        -- auxsc569
325
  SIGNAL auxsc578 : BIT;        -- auxsc578
326
  SIGNAL auxsc579 : BIT;        -- auxsc579
327
  SIGNAL auxsc576 : BIT;        -- auxsc576
328
  SIGNAL auxsc585 : BIT;        -- auxsc585
329
  SIGNAL auxsc586 : BIT;        -- auxsc586
330
  SIGNAL auxsc583 : BIT;        -- auxsc583
331
  SIGNAL auxsc592 : BIT;        -- auxsc592
332
  SIGNAL auxsc593 : BIT;        -- auxsc593
333
  SIGNAL auxsc590 : BIT;        -- auxsc590
334
  SIGNAL auxsc599 : BIT;        -- auxsc599
335
  SIGNAL auxsc600 : BIT;        -- auxsc600
336
  SIGNAL auxsc597 : BIT;        -- auxsc597
337
  SIGNAL auxsc606 : BIT;        -- auxsc606
338
  SIGNAL auxsc607 : BIT;        -- auxsc607
339
  SIGNAL auxsc604 : BIT;        -- auxsc604
340
  SIGNAL auxsc613 : BIT;        -- auxsc613
341
  SIGNAL auxsc614 : BIT;        -- auxsc614
342
  SIGNAL auxsc611 : BIT;        -- auxsc611
343
  SIGNAL auxsc620 : BIT;        -- auxsc620
344
  SIGNAL auxsc621 : BIT;        -- auxsc621
345
  SIGNAL auxsc618 : BIT;        -- auxsc618
346
  SIGNAL auxsc627 : BIT;        -- auxsc627
347
  SIGNAL auxsc628 : BIT;        -- auxsc628
348
  SIGNAL auxsc625 : BIT;        -- auxsc625
349
  SIGNAL auxsc634 : BIT;        -- auxsc634
350
  SIGNAL auxsc635 : BIT;        -- auxsc635
351
  SIGNAL auxsc632 : BIT;        -- auxsc632
352
  SIGNAL auxsc641 : BIT;        -- auxsc641
353
  SIGNAL auxsc642 : BIT;        -- auxsc642
354
  SIGNAL auxsc639 : BIT;        -- auxsc639
355
  SIGNAL auxsc648 : BIT;        -- auxsc648
356
  SIGNAL auxsc649 : BIT;        -- auxsc649
357
  SIGNAL auxsc646 : BIT;        -- auxsc646
358
  SIGNAL auxsc655 : BIT;        -- auxsc655
359
  SIGNAL auxsc656 : BIT;        -- auxsc656
360
  SIGNAL auxsc653 : BIT;        -- auxsc653
361
  SIGNAL auxreg96 : BIT;        -- auxreg96
362
  SIGNAL auxreg95 : BIT;        -- auxreg95
363
  SIGNAL auxreg94 : BIT;        -- auxreg94
364
  SIGNAL auxreg93 : BIT;        -- auxreg93
365
  SIGNAL auxreg92 : BIT;        -- auxreg92
366
  SIGNAL auxreg91 : BIT;        -- auxreg91
367
  SIGNAL auxreg90 : BIT;        -- auxreg90
368
  SIGNAL auxreg89 : BIT;        -- auxreg89
369
  SIGNAL auxreg88 : BIT;        -- auxreg88
370
  SIGNAL auxreg87 : BIT;        -- auxreg87
371
  SIGNAL auxreg86 : BIT;        -- auxreg86
372
  SIGNAL auxreg85 : BIT;        -- auxreg85
373
  SIGNAL auxreg84 : BIT;        -- auxreg84
374
  SIGNAL auxreg83 : BIT;        -- auxreg83
375
  SIGNAL auxreg82 : BIT;        -- auxreg82
376
  SIGNAL auxreg81 : BIT;        -- auxreg81
377
  SIGNAL auxreg80 : BIT;        -- auxreg80
378
  SIGNAL auxreg79 : BIT;        -- auxreg79
379
  SIGNAL auxreg78 : BIT;        -- auxreg78
380
  SIGNAL auxreg77 : BIT;        -- auxreg77
381
  SIGNAL auxreg76 : BIT;        -- auxreg76
382
  SIGNAL auxreg75 : BIT;        -- auxreg75
383
  SIGNAL auxreg74 : BIT;        -- auxreg74
384
  SIGNAL auxreg73 : BIT;        -- auxreg73
385
  SIGNAL auxreg72 : BIT;        -- auxreg72
386
  SIGNAL auxreg71 : BIT;        -- auxreg71
387
  SIGNAL auxreg70 : BIT;        -- auxreg70
388
  SIGNAL auxreg69 : BIT;        -- auxreg69
389
  SIGNAL auxreg68 : BIT;        -- auxreg68
390
  SIGNAL auxreg67 : BIT;        -- auxreg67
391
  SIGNAL auxreg66 : BIT;        -- auxreg66
392
  SIGNAL auxreg65 : BIT;        -- auxreg65
393
  SIGNAL auxreg64 : BIT;        -- auxreg64
394
  SIGNAL auxreg63 : BIT;        -- auxreg63
395
  SIGNAL auxreg62 : BIT;        -- auxreg62
396
  SIGNAL auxreg61 : BIT;        -- auxreg61
397
  SIGNAL auxreg60 : BIT;        -- auxreg60
398
  SIGNAL auxreg59 : BIT;        -- auxreg59
399
  SIGNAL auxreg58 : BIT;        -- auxreg58
400
  SIGNAL auxreg57 : BIT;        -- auxreg57
401
  SIGNAL auxreg56 : BIT;        -- auxreg56
402
  SIGNAL auxreg55 : BIT;        -- auxreg55
403
  SIGNAL auxreg54 : BIT;        -- auxreg54
404
  SIGNAL auxreg53 : BIT;        -- auxreg53
405
  SIGNAL auxreg52 : BIT;        -- auxreg52
406
  SIGNAL auxreg51 : BIT;        -- auxreg51
407
  SIGNAL auxreg50 : BIT;        -- auxreg50
408
  SIGNAL auxreg49 : BIT;        -- auxreg49
409
  SIGNAL auxreg48 : BIT;        -- auxreg48
410
  SIGNAL auxreg47 : BIT;        -- auxreg47
411
  SIGNAL auxreg46 : BIT;        -- auxreg46
412
  SIGNAL auxreg45 : BIT;        -- auxreg45
413
  SIGNAL auxreg44 : BIT;        -- auxreg44
414
  SIGNAL auxreg43 : BIT;        -- auxreg43
415
  SIGNAL auxreg42 : BIT;        -- auxreg42
416
  SIGNAL auxreg41 : BIT;        -- auxreg41
417
  SIGNAL auxreg40 : BIT;        -- auxreg40
418
  SIGNAL auxreg39 : BIT;        -- auxreg39
419
  SIGNAL auxreg38 : BIT;        -- auxreg38
420
  SIGNAL auxreg37 : BIT;        -- auxreg37
421
  SIGNAL auxreg36 : BIT;        -- auxreg36
422
  SIGNAL auxreg35 : BIT;        -- auxreg35
423
  SIGNAL auxreg34 : BIT;        -- auxreg34
424
  SIGNAL auxreg33 : BIT;        -- auxreg33
425
  SIGNAL auxreg32 : BIT;        -- auxreg32
426
  SIGNAL auxreg31 : BIT;        -- auxreg31
427
  SIGNAL auxreg30 : BIT;        -- auxreg30
428
  SIGNAL auxreg29 : BIT;        -- auxreg29
429
  SIGNAL auxreg28 : BIT;        -- auxreg28
430
  SIGNAL auxreg27 : BIT;        -- auxreg27
431
  SIGNAL auxreg26 : BIT;        -- auxreg26
432
  SIGNAL auxreg25 : BIT;        -- auxreg25
433
  SIGNAL auxreg24 : BIT;        -- auxreg24
434
  SIGNAL auxreg23 : BIT;        -- auxreg23
435
  SIGNAL auxreg22 : BIT;        -- auxreg22
436
  SIGNAL auxreg21 : BIT;        -- auxreg21
437
  SIGNAL auxreg20 : BIT;        -- auxreg20
438
  SIGNAL auxreg19 : BIT;        -- auxreg19
439
  SIGNAL auxreg18 : BIT;        -- auxreg18
440
  SIGNAL auxreg17 : BIT;        -- auxreg17
441
  SIGNAL auxreg16 : BIT;        -- auxreg16
442
  SIGNAL auxreg15 : BIT;        -- auxreg15
443
  SIGNAL auxreg14 : BIT;        -- auxreg14
444
  SIGNAL auxreg13 : BIT;        -- auxreg13
445
  SIGNAL auxreg12 : BIT;        -- auxreg12
446
  SIGNAL auxreg11 : BIT;        -- auxreg11
447
  SIGNAL auxreg10 : BIT;        -- auxreg10
448
  SIGNAL auxreg9 : BIT; -- auxreg9
449
  SIGNAL auxreg8 : BIT; -- auxreg8
450
  SIGNAL auxreg7 : BIT; -- auxreg7
451
  SIGNAL auxreg6 : BIT; -- auxreg6
452
  SIGNAL auxreg5 : BIT; -- auxreg5
453
  SIGNAL auxreg4 : BIT; -- auxreg4
454
  SIGNAL auxreg3 : BIT; -- auxreg3
455
  SIGNAL auxreg2 : BIT; -- auxreg2
456
  SIGNAL auxreg1 : BIT; -- auxreg1
457
 
458
BEGIN
459
 
460
  o6_0 : a2_x2
461
    PORT MAP (
462
    vss => vss,
463
    vdd => vdd,
464
    q => o6(0),
465
    i1 => auxreg1,
466
    i0 => auxsc657);
467
  o6_1 : a2_x2
468
    PORT MAP (
469
    vss => vss,
470
    vdd => vdd,
471
    q => o6(1),
472
    i1 => auxreg2,
473
    i0 => auxsc657);
474
  o6_2 : a2_x2
475
    PORT MAP (
476
    vss => vss,
477
    vdd => vdd,
478
    q => o6(2),
479
    i1 => auxreg3,
480
    i0 => auxsc657);
481
  o6_3 : a2_x2
482
    PORT MAP (
483
    vss => vss,
484
    vdd => vdd,
485
    q => o6(3),
486
    i1 => auxreg4,
487
    i0 => auxsc657);
488
  o6_4 : a2_x2
489
    PORT MAP (
490
    vss => vss,
491
    vdd => vdd,
492
    q => o6(4),
493
    i1 => auxreg5,
494
    i0 => auxsc657);
495
  o6_5 : a2_x2
496
    PORT MAP (
497
    vss => vss,
498
    vdd => vdd,
499
    q => o6(5),
500
    i1 => auxreg6,
501
    i0 => auxsc657);
502
  o6_6 : a2_x2
503
    PORT MAP (
504
    vss => vss,
505
    vdd => vdd,
506
    q => o6(6),
507
    i1 => auxreg7,
508
    i0 => auxsc657);
509
  o6_7 : a2_x2
510
    PORT MAP (
511
    vss => vss,
512
    vdd => vdd,
513
    q => o6(7),
514
    i1 => auxreg8,
515
    i0 => auxsc657);
516
  o6_8 : a2_x2
517
    PORT MAP (
518
    vss => vss,
519
    vdd => vdd,
520
    q => o6(8),
521
    i1 => auxreg9,
522
    i0 => auxsc657);
523
  o6_9 : a2_x2
524
    PORT MAP (
525
    vss => vss,
526
    vdd => vdd,
527
    q => o6(9),
528
    i1 => auxreg10,
529
    i0 => auxsc657);
530
  o6_10 : a2_x2
531
    PORT MAP (
532
    vss => vss,
533
    vdd => vdd,
534
    q => o6(10),
535
    i1 => auxreg11,
536
    i0 => auxsc657);
537
  o6_11 : a2_x2
538
    PORT MAP (
539
    vss => vss,
540
    vdd => vdd,
541
    q => o6(11),
542
    i1 => auxreg12,
543
    i0 => auxsc657);
544
  o6_12 : a2_x2
545
    PORT MAP (
546
    vss => vss,
547
    vdd => vdd,
548
    q => o6(12),
549
    i1 => auxreg13,
550
    i0 => auxsc657);
551
  o6_13 : a2_x2
552
    PORT MAP (
553
    vss => vss,
554
    vdd => vdd,
555
    q => o6(13),
556
    i1 => auxreg14,
557
    i0 => auxsc657);
558
  o6_14 : a2_x2
559
    PORT MAP (
560
    vss => vss,
561
    vdd => vdd,
562
    q => o6(14),
563
    i1 => auxreg15,
564
    i0 => auxsc657);
565
  o6_15 : a2_x2
566
    PORT MAP (
567
    vss => vss,
568
    vdd => vdd,
569
    q => o6(15),
570
    i1 => auxreg16,
571
    i0 => auxsc657);
572
  o5_0 : a2_x2
573
    PORT MAP (
574
    vss => vss,
575
    vdd => vdd,
576
    q => o5(0),
577
    i1 => auxreg17,
578
    i0 => auxsc657);
579
  o5_1 : a2_x2
580
    PORT MAP (
581
    vss => vss,
582
    vdd => vdd,
583
    q => o5(1),
584
    i1 => auxreg18,
585
    i0 => auxsc657);
586
  o5_2 : a2_x2
587
    PORT MAP (
588
    vss => vss,
589
    vdd => vdd,
590
    q => o5(2),
591
    i1 => auxreg19,
592
    i0 => auxsc657);
593
  o5_3 : a2_x2
594
    PORT MAP (
595
    vss => vss,
596
    vdd => vdd,
597
    q => o5(3),
598
    i1 => auxreg20,
599
    i0 => auxsc657);
600
  o5_4 : a2_x2
601
    PORT MAP (
602
    vss => vss,
603
    vdd => vdd,
604
    q => o5(4),
605
    i1 => auxreg21,
606
    i0 => auxsc657);
607
  o5_5 : a2_x2
608
    PORT MAP (
609
    vss => vss,
610
    vdd => vdd,
611
    q => o5(5),
612
    i1 => auxreg22,
613
    i0 => auxsc657);
614
  o5_6 : a2_x2
615
    PORT MAP (
616
    vss => vss,
617
    vdd => vdd,
618
    q => o5(6),
619
    i1 => auxreg23,
620
    i0 => auxsc657);
621
  o5_7 : a2_x2
622
    PORT MAP (
623
    vss => vss,
624
    vdd => vdd,
625
    q => o5(7),
626
    i1 => auxreg24,
627
    i0 => auxsc657);
628
  o5_8 : a2_x2
629
    PORT MAP (
630
    vss => vss,
631
    vdd => vdd,
632
    q => o5(8),
633
    i1 => auxreg25,
634
    i0 => auxsc657);
635
  o5_9 : a2_x2
636
    PORT MAP (
637
    vss => vss,
638
    vdd => vdd,
639
    q => o5(9),
640
    i1 => auxreg26,
641
    i0 => auxsc657);
642
  o5_10 : a2_x2
643
    PORT MAP (
644
    vss => vss,
645
    vdd => vdd,
646
    q => o5(10),
647
    i1 => auxreg27,
648
    i0 => auxsc657);
649
  o5_11 : a2_x2
650
    PORT MAP (
651
    vss => vss,
652
    vdd => vdd,
653
    q => o5(11),
654
    i1 => auxreg28,
655
    i0 => auxsc657);
656
  o5_12 : a2_x2
657
    PORT MAP (
658
    vss => vss,
659
    vdd => vdd,
660
    q => o5(12),
661
    i1 => auxreg29,
662
    i0 => auxsc657);
663
  o5_13 : a2_x2
664
    PORT MAP (
665
    vss => vss,
666
    vdd => vdd,
667
    q => o5(13),
668
    i1 => auxreg30,
669
    i0 => auxsc657);
670
  o5_14 : a2_x2
671
    PORT MAP (
672
    vss => vss,
673
    vdd => vdd,
674
    q => o5(14),
675
    i1 => auxreg31,
676
    i0 => auxsc657);
677
  o5_15 : a2_x2
678
    PORT MAP (
679
    vss => vss,
680
    vdd => vdd,
681
    q => o5(15),
682
    i1 => auxreg32,
683
    i0 => auxsc657);
684
  o4_0 : a2_x2
685
    PORT MAP (
686
    vss => vss,
687
    vdd => vdd,
688
    q => o4(0),
689
    i1 => auxreg33,
690
    i0 => auxsc657);
691
  o4_1 : a2_x2
692
    PORT MAP (
693
    vss => vss,
694
    vdd => vdd,
695
    q => o4(1),
696
    i1 => auxreg34,
697
    i0 => auxsc657);
698
  o4_2 : a2_x2
699
    PORT MAP (
700
    vss => vss,
701
    vdd => vdd,
702
    q => o4(2),
703
    i1 => auxreg35,
704
    i0 => auxsc657);
705
  o4_3 : a2_x2
706
    PORT MAP (
707
    vss => vss,
708
    vdd => vdd,
709
    q => o4(3),
710
    i1 => auxreg36,
711
    i0 => auxsc657);
712
  o4_4 : a2_x2
713
    PORT MAP (
714
    vss => vss,
715
    vdd => vdd,
716
    q => o4(4),
717
    i1 => auxreg37,
718
    i0 => auxsc657);
719
  o4_5 : a2_x2
720
    PORT MAP (
721
    vss => vss,
722
    vdd => vdd,
723
    q => o4(5),
724
    i1 => auxreg38,
725
    i0 => auxsc657);
726
  o4_6 : a2_x2
727
    PORT MAP (
728
    vss => vss,
729
    vdd => vdd,
730
    q => o4(6),
731
    i1 => auxreg39,
732
    i0 => auxsc657);
733
  o4_7 : a2_x2
734
    PORT MAP (
735
    vss => vss,
736
    vdd => vdd,
737
    q => o4(7),
738
    i1 => auxreg40,
739
    i0 => auxsc657);
740
  o4_8 : a2_x2
741
    PORT MAP (
742
    vss => vss,
743
    vdd => vdd,
744
    q => o4(8),
745
    i1 => auxreg41,
746
    i0 => auxsc657);
747
  o4_9 : a2_x2
748
    PORT MAP (
749
    vss => vss,
750
    vdd => vdd,
751
    q => o4(9),
752
    i1 => auxreg42,
753
    i0 => auxsc657);
754
  o4_10 : a2_x2
755
    PORT MAP (
756
    vss => vss,
757
    vdd => vdd,
758
    q => o4(10),
759
    i1 => auxreg43,
760
    i0 => auxsc657);
761
  o4_11 : a2_x2
762
    PORT MAP (
763
    vss => vss,
764
    vdd => vdd,
765
    q => o4(11),
766
    i1 => auxreg44,
767
    i0 => auxsc657);
768
  o4_12 : a2_x2
769
    PORT MAP (
770
    vss => vss,
771
    vdd => vdd,
772
    q => o4(12),
773
    i1 => auxreg45,
774
    i0 => auxsc657);
775
  o4_13 : a2_x2
776
    PORT MAP (
777
    vss => vss,
778
    vdd => vdd,
779
    q => o4(13),
780
    i1 => auxreg46,
781
    i0 => auxsc657);
782
  o4_14 : a2_x2
783
    PORT MAP (
784
    vss => vss,
785
    vdd => vdd,
786
    q => o4(14),
787
    i1 => auxreg47,
788
    i0 => auxsc657);
789
  o4_15 : a2_x2
790
    PORT MAP (
791
    vss => vss,
792
    vdd => vdd,
793
    q => o4(15),
794
    i1 => auxreg48,
795
    i0 => auxsc657);
796
  o3_0 : a2_x2
797
    PORT MAP (
798
    vss => vss,
799
    vdd => vdd,
800
    q => o3(0),
801
    i1 => auxreg49,
802
    i0 => auxsc657);
803
  o3_1 : a2_x2
804
    PORT MAP (
805
    vss => vss,
806
    vdd => vdd,
807
    q => o3(1),
808
    i1 => auxreg50,
809
    i0 => auxsc657);
810
  o3_2 : a2_x2
811
    PORT MAP (
812
    vss => vss,
813
    vdd => vdd,
814
    q => o3(2),
815
    i1 => auxreg51,
816
    i0 => auxsc657);
817
  o3_3 : a2_x2
818
    PORT MAP (
819
    vss => vss,
820
    vdd => vdd,
821
    q => o3(3),
822
    i1 => auxreg52,
823
    i0 => auxsc657);
824
  o3_4 : a2_x2
825
    PORT MAP (
826
    vss => vss,
827
    vdd => vdd,
828
    q => o3(4),
829
    i1 => auxreg53,
830
    i0 => auxsc657);
831
  o3_5 : a2_x2
832
    PORT MAP (
833
    vss => vss,
834
    vdd => vdd,
835
    q => o3(5),
836
    i1 => auxreg54,
837
    i0 => auxsc657);
838
  o3_6 : a2_x2
839
    PORT MAP (
840
    vss => vss,
841
    vdd => vdd,
842
    q => o3(6),
843
    i1 => auxreg55,
844
    i0 => auxsc657);
845
  o3_7 : a2_x2
846
    PORT MAP (
847
    vss => vss,
848
    vdd => vdd,
849
    q => o3(7),
850
    i1 => auxreg56,
851
    i0 => auxsc657);
852
  o3_8 : a2_x2
853
    PORT MAP (
854
    vss => vss,
855
    vdd => vdd,
856
    q => o3(8),
857
    i1 => auxreg57,
858
    i0 => auxsc657);
859
  o3_9 : a2_x2
860
    PORT MAP (
861
    vss => vss,
862
    vdd => vdd,
863
    q => o3(9),
864
    i1 => auxreg58,
865
    i0 => auxsc657);
866
  o3_10 : a2_x2
867
    PORT MAP (
868
    vss => vss,
869
    vdd => vdd,
870
    q => o3(10),
871
    i1 => auxreg59,
872
    i0 => auxsc657);
873
  o3_11 : a2_x2
874
    PORT MAP (
875
    vss => vss,
876
    vdd => vdd,
877
    q => o3(11),
878
    i1 => auxreg60,
879
    i0 => auxsc657);
880
  o3_12 : a2_x2
881
    PORT MAP (
882
    vss => vss,
883
    vdd => vdd,
884
    q => o3(12),
885
    i1 => auxreg61,
886
    i0 => auxsc657);
887
  o3_13 : a2_x2
888
    PORT MAP (
889
    vss => vss,
890
    vdd => vdd,
891
    q => o3(13),
892
    i1 => auxreg62,
893
    i0 => auxsc657);
894
  o3_14 : a2_x2
895
    PORT MAP (
896
    vss => vss,
897
    vdd => vdd,
898
    q => o3(14),
899
    i1 => auxreg63,
900
    i0 => auxsc657);
901
  o3_15 : a2_x2
902
    PORT MAP (
903
    vss => vss,
904
    vdd => vdd,
905
    q => o3(15),
906
    i1 => auxreg64,
907
    i0 => auxsc657);
908
  o2_0 : a2_x2
909
    PORT MAP (
910
    vss => vss,
911
    vdd => vdd,
912
    q => o2(0),
913
    i1 => auxreg65,
914
    i0 => auxsc657);
915
  o2_1 : a2_x2
916
    PORT MAP (
917
    vss => vss,
918
    vdd => vdd,
919
    q => o2(1),
920
    i1 => auxreg66,
921
    i0 => auxsc657);
922
  o2_2 : a2_x2
923
    PORT MAP (
924
    vss => vss,
925
    vdd => vdd,
926
    q => o2(2),
927
    i1 => auxreg67,
928
    i0 => auxsc657);
929
  o2_3 : a2_x2
930
    PORT MAP (
931
    vss => vss,
932
    vdd => vdd,
933
    q => o2(3),
934
    i1 => auxreg68,
935
    i0 => auxsc657);
936
  o2_4 : a2_x2
937
    PORT MAP (
938
    vss => vss,
939
    vdd => vdd,
940
    q => o2(4),
941
    i1 => auxreg69,
942
    i0 => auxsc657);
943
  o2_5 : a2_x2
944
    PORT MAP (
945
    vss => vss,
946
    vdd => vdd,
947
    q => o2(5),
948
    i1 => auxreg70,
949
    i0 => auxsc657);
950
  o2_6 : a2_x2
951
    PORT MAP (
952
    vss => vss,
953
    vdd => vdd,
954
    q => o2(6),
955
    i1 => auxreg71,
956
    i0 => auxsc657);
957
  o2_7 : a2_x2
958
    PORT MAP (
959
    vss => vss,
960
    vdd => vdd,
961
    q => o2(7),
962
    i1 => auxreg72,
963
    i0 => auxsc657);
964
  o2_8 : a2_x2
965
    PORT MAP (
966
    vss => vss,
967
    vdd => vdd,
968
    q => o2(8),
969
    i1 => auxreg73,
970
    i0 => auxsc657);
971
  o2_9 : a2_x2
972
    PORT MAP (
973
    vss => vss,
974
    vdd => vdd,
975
    q => o2(9),
976
    i1 => auxreg74,
977
    i0 => auxsc657);
978
  o2_10 : a2_x2
979
    PORT MAP (
980
    vss => vss,
981
    vdd => vdd,
982
    q => o2(10),
983
    i1 => auxreg75,
984
    i0 => auxsc657);
985
  o2_11 : a2_x2
986
    PORT MAP (
987
    vss => vss,
988
    vdd => vdd,
989
    q => o2(11),
990
    i1 => auxreg76,
991
    i0 => auxsc657);
992
  o2_12 : a2_x2
993
    PORT MAP (
994
    vss => vss,
995
    vdd => vdd,
996
    q => o2(12),
997
    i1 => auxreg77,
998
    i0 => auxsc657);
999
  o2_13 : a2_x2
1000
    PORT MAP (
1001
    vss => vss,
1002
    vdd => vdd,
1003
    q => o2(13),
1004
    i1 => auxreg78,
1005
    i0 => auxsc657);
1006
  o2_14 : a2_x2
1007
    PORT MAP (
1008
    vss => vss,
1009
    vdd => vdd,
1010
    q => o2(14),
1011
    i1 => auxreg79,
1012
    i0 => auxsc657);
1013
  o2_15 : a2_x2
1014
    PORT MAP (
1015
    vss => vss,
1016
    vdd => vdd,
1017
    q => o2(15),
1018
    i1 => auxreg80,
1019
    i0 => auxsc657);
1020
  o1_0 : a2_x2
1021
    PORT MAP (
1022
    vss => vss,
1023
    vdd => vdd,
1024
    q => o1(0),
1025
    i1 => auxreg81,
1026
    i0 => auxsc657);
1027
  o1_1 : a2_x2
1028
    PORT MAP (
1029
    vss => vss,
1030
    vdd => vdd,
1031
    q => o1(1),
1032
    i1 => auxreg82,
1033
    i0 => auxsc657);
1034
  o1_2 : a2_x2
1035
    PORT MAP (
1036
    vss => vss,
1037
    vdd => vdd,
1038
    q => o1(2),
1039
    i1 => auxreg83,
1040
    i0 => auxsc657);
1041
  o1_3 : a2_x2
1042
    PORT MAP (
1043
    vss => vss,
1044
    vdd => vdd,
1045
    q => o1(3),
1046
    i1 => auxreg84,
1047
    i0 => auxsc657);
1048
  o1_4 : a2_x2
1049
    PORT MAP (
1050
    vss => vss,
1051
    vdd => vdd,
1052
    q => o1(4),
1053
    i1 => auxreg85,
1054
    i0 => auxsc657);
1055
  o1_5 : a2_x2
1056
    PORT MAP (
1057
    vss => vss,
1058
    vdd => vdd,
1059
    q => o1(5),
1060
    i1 => auxreg86,
1061
    i0 => auxsc657);
1062
  o1_6 : a2_x2
1063
    PORT MAP (
1064
    vss => vss,
1065
    vdd => vdd,
1066
    q => o1(6),
1067
    i1 => auxreg87,
1068
    i0 => auxsc657);
1069
  o1_7 : a2_x2
1070
    PORT MAP (
1071
    vss => vss,
1072
    vdd => vdd,
1073
    q => o1(7),
1074
    i1 => auxreg88,
1075
    i0 => auxsc657);
1076
  o1_8 : a2_x2
1077
    PORT MAP (
1078
    vss => vss,
1079
    vdd => vdd,
1080
    q => o1(8),
1081
    i1 => auxreg89,
1082
    i0 => auxsc657);
1083
  o1_9 : a2_x2
1084
    PORT MAP (
1085
    vss => vss,
1086
    vdd => vdd,
1087
    q => o1(9),
1088
    i1 => auxreg90,
1089
    i0 => auxsc657);
1090
  o1_10 : a2_x2
1091
    PORT MAP (
1092
    vss => vss,
1093
    vdd => vdd,
1094
    q => o1(10),
1095
    i1 => auxreg91,
1096
    i0 => auxsc657);
1097
  o1_11 : a2_x2
1098
    PORT MAP (
1099
    vss => vss,
1100
    vdd => vdd,
1101
    q => o1(11),
1102
    i1 => auxreg92,
1103
    i0 => auxsc657);
1104
  o1_12 : a2_x2
1105
    PORT MAP (
1106
    vss => vss,
1107
    vdd => vdd,
1108
    q => o1(12),
1109
    i1 => auxreg93,
1110
    i0 => auxsc657);
1111
  o1_13 : a2_x2
1112
    PORT MAP (
1113
    vss => vss,
1114
    vdd => vdd,
1115
    q => o1(13),
1116
    i1 => auxreg94,
1117
    i0 => auxsc657);
1118
  o1_14 : a2_x2
1119
    PORT MAP (
1120
    vss => vss,
1121
    vdd => vdd,
1122
    q => o1(14),
1123
    i1 => auxreg95,
1124
    i0 => auxsc657);
1125
  o1_15 : a2_x2
1126
    PORT MAP (
1127
    vss => vss,
1128
    vdd => vdd,
1129
    q => o1(15),
1130
    i1 => auxreg96,
1131
    i0 => auxsc657);
1132
  auxsc653 : nao22_x1
1133
    PORT MAP (
1134
    vss => vss,
1135
    vdd => vdd,
1136
    nq => auxsc653,
1137
    i2 => auxsc656,
1138
    i1 => auxsc655,
1139
    i0 => sel);
1140
  auxsc656 : na2_x1
1141
    PORT MAP (
1142
    vss => vss,
1143
    vdd => vdd,
1144
    nq => auxsc656,
1145
    i1 => i1(15),
1146
    i0 => sel);
1147
  auxsc655 : inv_x1
1148
    PORT MAP (
1149
    vss => vss,
1150
    vdd => vdd,
1151
    nq => auxsc655,
1152
    i => i7(15));
1153
  auxsc646 : nao22_x1
1154
    PORT MAP (
1155
    vss => vss,
1156
    vdd => vdd,
1157
    nq => auxsc646,
1158
    i2 => auxsc649,
1159
    i1 => auxsc648,
1160
    i0 => sel);
1161
  auxsc649 : na2_x1
1162
    PORT MAP (
1163
    vss => vss,
1164
    vdd => vdd,
1165
    nq => auxsc649,
1166
    i1 => i1(14),
1167
    i0 => sel);
1168
  auxsc648 : inv_x1
1169
    PORT MAP (
1170
    vss => vss,
1171
    vdd => vdd,
1172
    nq => auxsc648,
1173
    i => i7(14));
1174
  auxsc639 : nao22_x1
1175
    PORT MAP (
1176
    vss => vss,
1177
    vdd => vdd,
1178
    nq => auxsc639,
1179
    i2 => auxsc642,
1180
    i1 => auxsc641,
1181
    i0 => sel);
1182
  auxsc642 : na2_x1
1183
    PORT MAP (
1184
    vss => vss,
1185
    vdd => vdd,
1186
    nq => auxsc642,
1187
    i1 => i1(13),
1188
    i0 => sel);
1189
  auxsc641 : inv_x1
1190
    PORT MAP (
1191
    vss => vss,
1192
    vdd => vdd,
1193
    nq => auxsc641,
1194
    i => i7(13));
1195
  auxsc632 : nao22_x1
1196
    PORT MAP (
1197
    vss => vss,
1198
    vdd => vdd,
1199
    nq => auxsc632,
1200
    i2 => auxsc635,
1201
    i1 => auxsc634,
1202
    i0 => sel);
1203
  auxsc635 : na2_x1
1204
    PORT MAP (
1205
    vss => vss,
1206
    vdd => vdd,
1207
    nq => auxsc635,
1208
    i1 => i1(12),
1209
    i0 => sel);
1210
  auxsc634 : inv_x1
1211
    PORT MAP (
1212
    vss => vss,
1213
    vdd => vdd,
1214
    nq => auxsc634,
1215
    i => i7(12));
1216
  auxsc625 : nao22_x1
1217
    PORT MAP (
1218
    vss => vss,
1219
    vdd => vdd,
1220
    nq => auxsc625,
1221
    i2 => auxsc628,
1222
    i1 => auxsc627,
1223
    i0 => sel);
1224
  auxsc628 : na2_x1
1225
    PORT MAP (
1226
    vss => vss,
1227
    vdd => vdd,
1228
    nq => auxsc628,
1229
    i1 => i1(11),
1230
    i0 => sel);
1231
  auxsc627 : inv_x1
1232
    PORT MAP (
1233
    vss => vss,
1234
    vdd => vdd,
1235
    nq => auxsc627,
1236
    i => i7(11));
1237
  auxsc618 : nao22_x1
1238
    PORT MAP (
1239
    vss => vss,
1240
    vdd => vdd,
1241
    nq => auxsc618,
1242
    i2 => auxsc621,
1243
    i1 => auxsc620,
1244
    i0 => sel);
1245
  auxsc621 : na2_x1
1246
    PORT MAP (
1247
    vss => vss,
1248
    vdd => vdd,
1249
    nq => auxsc621,
1250
    i1 => i1(10),
1251
    i0 => sel);
1252
  auxsc620 : inv_x1
1253
    PORT MAP (
1254
    vss => vss,
1255
    vdd => vdd,
1256
    nq => auxsc620,
1257
    i => i7(10));
1258
  auxsc611 : nao22_x1
1259
    PORT MAP (
1260
    vss => vss,
1261
    vdd => vdd,
1262
    nq => auxsc611,
1263
    i2 => auxsc614,
1264
    i1 => auxsc613,
1265
    i0 => sel);
1266
  auxsc614 : na2_x1
1267
    PORT MAP (
1268
    vss => vss,
1269
    vdd => vdd,
1270
    nq => auxsc614,
1271
    i1 => i1(9),
1272
    i0 => sel);
1273
  auxsc613 : inv_x1
1274
    PORT MAP (
1275
    vss => vss,
1276
    vdd => vdd,
1277
    nq => auxsc613,
1278
    i => i7(9));
1279
  auxsc604 : nao22_x1
1280
    PORT MAP (
1281
    vss => vss,
1282
    vdd => vdd,
1283
    nq => auxsc604,
1284
    i2 => auxsc607,
1285
    i1 => auxsc606,
1286
    i0 => sel);
1287
  auxsc607 : na2_x1
1288
    PORT MAP (
1289
    vss => vss,
1290
    vdd => vdd,
1291
    nq => auxsc607,
1292
    i1 => i1(8),
1293
    i0 => sel);
1294
  auxsc606 : inv_x1
1295
    PORT MAP (
1296
    vss => vss,
1297
    vdd => vdd,
1298
    nq => auxsc606,
1299
    i => i7(8));
1300
  auxsc597 : nao22_x1
1301
    PORT MAP (
1302
    vss => vss,
1303
    vdd => vdd,
1304
    nq => auxsc597,
1305
    i2 => auxsc600,
1306
    i1 => auxsc599,
1307
    i0 => sel);
1308
  auxsc600 : na2_x1
1309
    PORT MAP (
1310
    vss => vss,
1311
    vdd => vdd,
1312
    nq => auxsc600,
1313
    i1 => i1(7),
1314
    i0 => sel);
1315
  auxsc599 : inv_x1
1316
    PORT MAP (
1317
    vss => vss,
1318
    vdd => vdd,
1319
    nq => auxsc599,
1320
    i => i7(7));
1321
  auxsc590 : nao22_x1
1322
    PORT MAP (
1323
    vss => vss,
1324
    vdd => vdd,
1325
    nq => auxsc590,
1326
    i2 => auxsc593,
1327
    i1 => auxsc592,
1328
    i0 => sel);
1329
  auxsc593 : na2_x1
1330
    PORT MAP (
1331
    vss => vss,
1332
    vdd => vdd,
1333
    nq => auxsc593,
1334
    i1 => i1(6),
1335
    i0 => sel);
1336
  auxsc592 : inv_x1
1337
    PORT MAP (
1338
    vss => vss,
1339
    vdd => vdd,
1340
    nq => auxsc592,
1341
    i => i7(6));
1342
  auxsc583 : nao22_x1
1343
    PORT MAP (
1344
    vss => vss,
1345
    vdd => vdd,
1346
    nq => auxsc583,
1347
    i2 => auxsc586,
1348
    i1 => auxsc585,
1349
    i0 => sel);
1350
  auxsc586 : na2_x1
1351
    PORT MAP (
1352
    vss => vss,
1353
    vdd => vdd,
1354
    nq => auxsc586,
1355
    i1 => i1(5),
1356
    i0 => sel);
1357
  auxsc585 : inv_x1
1358
    PORT MAP (
1359
    vss => vss,
1360
    vdd => vdd,
1361
    nq => auxsc585,
1362
    i => i7(5));
1363
  auxsc576 : nao22_x1
1364
    PORT MAP (
1365
    vss => vss,
1366
    vdd => vdd,
1367
    nq => auxsc576,
1368
    i2 => auxsc579,
1369
    i1 => auxsc578,
1370
    i0 => sel);
1371
  auxsc579 : na2_x1
1372
    PORT MAP (
1373
    vss => vss,
1374
    vdd => vdd,
1375
    nq => auxsc579,
1376
    i1 => i1(4),
1377
    i0 => sel);
1378
  auxsc578 : inv_x1
1379
    PORT MAP (
1380
    vss => vss,
1381
    vdd => vdd,
1382
    nq => auxsc578,
1383
    i => i7(4));
1384
  auxsc569 : nao22_x1
1385
    PORT MAP (
1386
    vss => vss,
1387
    vdd => vdd,
1388
    nq => auxsc569,
1389
    i2 => auxsc572,
1390
    i1 => auxsc571,
1391
    i0 => sel);
1392
  auxsc572 : na2_x1
1393
    PORT MAP (
1394
    vss => vss,
1395
    vdd => vdd,
1396
    nq => auxsc572,
1397
    i1 => i1(3),
1398
    i0 => sel);
1399
  auxsc571 : inv_x1
1400
    PORT MAP (
1401
    vss => vss,
1402
    vdd => vdd,
1403
    nq => auxsc571,
1404
    i => i7(3));
1405
  auxsc562 : nao22_x1
1406
    PORT MAP (
1407
    vss => vss,
1408
    vdd => vdd,
1409
    nq => auxsc562,
1410
    i2 => auxsc565,
1411
    i1 => auxsc564,
1412
    i0 => sel);
1413
  auxsc565 : na2_x1
1414
    PORT MAP (
1415
    vss => vss,
1416
    vdd => vdd,
1417
    nq => auxsc565,
1418
    i1 => i1(2),
1419
    i0 => sel);
1420
  auxsc564 : inv_x1
1421
    PORT MAP (
1422
    vss => vss,
1423
    vdd => vdd,
1424
    nq => auxsc564,
1425
    i => i7(2));
1426
  auxsc555 : nao22_x1
1427
    PORT MAP (
1428
    vss => vss,
1429
    vdd => vdd,
1430
    nq => auxsc555,
1431
    i2 => auxsc558,
1432
    i1 => auxsc557,
1433
    i0 => sel);
1434
  auxsc558 : na2_x1
1435
    PORT MAP (
1436
    vss => vss,
1437
    vdd => vdd,
1438
    nq => auxsc558,
1439
    i1 => i1(1),
1440
    i0 => sel);
1441
  auxsc557 : inv_x1
1442
    PORT MAP (
1443
    vss => vss,
1444
    vdd => vdd,
1445
    nq => auxsc557,
1446
    i => i7(1));
1447
  auxsc548 : nao22_x1
1448
    PORT MAP (
1449
    vss => vss,
1450
    vdd => vdd,
1451
    nq => auxsc548,
1452
    i2 => auxsc551,
1453
    i1 => auxsc550,
1454
    i0 => sel);
1455
  auxsc551 : na2_x1
1456
    PORT MAP (
1457
    vss => vss,
1458
    vdd => vdd,
1459
    nq => auxsc551,
1460
    i1 => i1(0),
1461
    i0 => sel);
1462
  auxsc550 : inv_x1
1463
    PORT MAP (
1464
    vss => vss,
1465
    vdd => vdd,
1466
    nq => auxsc550,
1467
    i => i7(0));
1468
  auxsc542 : nao22_x1
1469
    PORT MAP (
1470
    vss => vss,
1471
    vdd => vdd,
1472
    nq => auxsc542,
1473
    i2 => auxsc544,
1474
    i1 => auxsc447,
1475
    i0 => sel);
1476
  auxsc544 : na2_x1
1477
    PORT MAP (
1478
    vss => vss,
1479
    vdd => vdd,
1480
    nq => auxsc544,
1481
    i1 => i2(15),
1482
    i0 => sel);
1483
  auxsc536 : nao22_x1
1484
    PORT MAP (
1485
    vss => vss,
1486
    vdd => vdd,
1487
    nq => auxsc536,
1488
    i2 => auxsc538,
1489
    i1 => auxsc440,
1490
    i0 => sel);
1491
  auxsc538 : na2_x1
1492
    PORT MAP (
1493
    vss => vss,
1494
    vdd => vdd,
1495
    nq => auxsc538,
1496
    i1 => i2(14),
1497
    i0 => sel);
1498
  auxsc530 : nao22_x1
1499
    PORT MAP (
1500
    vss => vss,
1501
    vdd => vdd,
1502
    nq => auxsc530,
1503
    i2 => auxsc532,
1504
    i1 => auxsc433,
1505
    i0 => sel);
1506
  auxsc532 : na2_x1
1507
    PORT MAP (
1508
    vss => vss,
1509
    vdd => vdd,
1510
    nq => auxsc532,
1511
    i1 => i2(13),
1512
    i0 => sel);
1513
  auxsc524 : nao22_x1
1514
    PORT MAP (
1515
    vss => vss,
1516
    vdd => vdd,
1517
    nq => auxsc524,
1518
    i2 => auxsc526,
1519
    i1 => auxsc426,
1520
    i0 => sel);
1521
  auxsc526 : na2_x1
1522
    PORT MAP (
1523
    vss => vss,
1524
    vdd => vdd,
1525
    nq => auxsc526,
1526
    i1 => i2(12),
1527
    i0 => sel);
1528
  auxsc518 : nao22_x1
1529
    PORT MAP (
1530
    vss => vss,
1531
    vdd => vdd,
1532
    nq => auxsc518,
1533
    i2 => auxsc520,
1534
    i1 => auxsc419,
1535
    i0 => sel);
1536
  auxsc520 : na2_x1
1537
    PORT MAP (
1538
    vss => vss,
1539
    vdd => vdd,
1540
    nq => auxsc520,
1541
    i1 => i2(11),
1542
    i0 => sel);
1543
  auxsc512 : nao22_x1
1544
    PORT MAP (
1545
    vss => vss,
1546
    vdd => vdd,
1547
    nq => auxsc512,
1548
    i2 => auxsc514,
1549
    i1 => auxsc412,
1550
    i0 => sel);
1551
  auxsc514 : na2_x1
1552
    PORT MAP (
1553
    vss => vss,
1554
    vdd => vdd,
1555
    nq => auxsc514,
1556
    i1 => i2(10),
1557
    i0 => sel);
1558
  auxsc506 : nao22_x1
1559
    PORT MAP (
1560
    vss => vss,
1561
    vdd => vdd,
1562
    nq => auxsc506,
1563
    i2 => auxsc508,
1564
    i1 => auxsc405,
1565
    i0 => sel);
1566
  auxsc508 : na2_x1
1567
    PORT MAP (
1568
    vss => vss,
1569
    vdd => vdd,
1570
    nq => auxsc508,
1571
    i1 => i2(9),
1572
    i0 => sel);
1573
  auxsc500 : nao22_x1
1574
    PORT MAP (
1575
    vss => vss,
1576
    vdd => vdd,
1577
    nq => auxsc500,
1578
    i2 => auxsc502,
1579
    i1 => auxsc398,
1580
    i0 => sel);
1581
  auxsc502 : na2_x1
1582
    PORT MAP (
1583
    vss => vss,
1584
    vdd => vdd,
1585
    nq => auxsc502,
1586
    i1 => i2(8),
1587
    i0 => sel);
1588
  auxsc494 : nao22_x1
1589
    PORT MAP (
1590
    vss => vss,
1591
    vdd => vdd,
1592
    nq => auxsc494,
1593
    i2 => auxsc496,
1594
    i1 => auxsc391,
1595
    i0 => sel);
1596
  auxsc496 : na2_x1
1597
    PORT MAP (
1598
    vss => vss,
1599
    vdd => vdd,
1600
    nq => auxsc496,
1601
    i1 => i2(7),
1602
    i0 => sel);
1603
  auxsc488 : nao22_x1
1604
    PORT MAP (
1605
    vss => vss,
1606
    vdd => vdd,
1607
    nq => auxsc488,
1608
    i2 => auxsc490,
1609
    i1 => auxsc384,
1610
    i0 => sel);
1611
  auxsc490 : na2_x1
1612
    PORT MAP (
1613
    vss => vss,
1614
    vdd => vdd,
1615
    nq => auxsc490,
1616
    i1 => i2(6),
1617
    i0 => sel);
1618
  auxsc482 : nao22_x1
1619
    PORT MAP (
1620
    vss => vss,
1621
    vdd => vdd,
1622
    nq => auxsc482,
1623
    i2 => auxsc484,
1624
    i1 => auxsc377,
1625
    i0 => sel);
1626
  auxsc484 : na2_x1
1627
    PORT MAP (
1628
    vss => vss,
1629
    vdd => vdd,
1630
    nq => auxsc484,
1631
    i1 => i2(5),
1632
    i0 => sel);
1633
  auxsc476 : nao22_x1
1634
    PORT MAP (
1635
    vss => vss,
1636
    vdd => vdd,
1637
    nq => auxsc476,
1638
    i2 => auxsc478,
1639
    i1 => auxsc370,
1640
    i0 => sel);
1641
  auxsc478 : na2_x1
1642
    PORT MAP (
1643
    vss => vss,
1644
    vdd => vdd,
1645
    nq => auxsc478,
1646
    i1 => i2(4),
1647
    i0 => sel);
1648
  auxsc470 : nao22_x1
1649
    PORT MAP (
1650
    vss => vss,
1651
    vdd => vdd,
1652
    nq => auxsc470,
1653
    i2 => auxsc472,
1654
    i1 => auxsc363,
1655
    i0 => sel);
1656
  auxsc472 : na2_x1
1657
    PORT MAP (
1658
    vss => vss,
1659
    vdd => vdd,
1660
    nq => auxsc472,
1661
    i1 => i2(3),
1662
    i0 => sel);
1663
  auxsc464 : nao22_x1
1664
    PORT MAP (
1665
    vss => vss,
1666
    vdd => vdd,
1667
    nq => auxsc464,
1668
    i2 => auxsc466,
1669
    i1 => auxsc356,
1670
    i0 => sel);
1671
  auxsc466 : na2_x1
1672
    PORT MAP (
1673
    vss => vss,
1674
    vdd => vdd,
1675
    nq => auxsc466,
1676
    i1 => i2(2),
1677
    i0 => sel);
1678
  auxsc458 : nao22_x1
1679
    PORT MAP (
1680
    vss => vss,
1681
    vdd => vdd,
1682
    nq => auxsc458,
1683
    i2 => auxsc460,
1684
    i1 => auxsc349,
1685
    i0 => sel);
1686
  auxsc460 : na2_x1
1687
    PORT MAP (
1688
    vss => vss,
1689
    vdd => vdd,
1690
    nq => auxsc460,
1691
    i1 => i2(1),
1692
    i0 => sel);
1693
  auxsc452 : nao22_x1
1694
    PORT MAP (
1695
    vss => vss,
1696
    vdd => vdd,
1697
    nq => auxsc452,
1698
    i2 => auxsc454,
1699
    i1 => auxsc342,
1700
    i0 => sel);
1701
  auxsc454 : na2_x1
1702
    PORT MAP (
1703
    vss => vss,
1704
    vdd => vdd,
1705
    nq => auxsc454,
1706
    i1 => i2(0),
1707
    i0 => sel);
1708
  auxsc445 : nao22_x1
1709
    PORT MAP (
1710
    vss => vss,
1711
    vdd => vdd,
1712
    nq => auxsc445,
1713
    i2 => auxsc448,
1714
    i1 => auxsc447,
1715
    i0 => sel);
1716
  auxsc448 : na2_x1
1717
    PORT MAP (
1718
    vss => vss,
1719
    vdd => vdd,
1720
    nq => auxsc448,
1721
    i1 => i3(15),
1722
    i0 => sel);
1723
  auxsc447 : inv_x1
1724
    PORT MAP (
1725
    vss => vss,
1726
    vdd => vdd,
1727
    nq => auxsc447,
1728
    i => i9(15));
1729
  auxsc438 : nao22_x1
1730
    PORT MAP (
1731
    vss => vss,
1732
    vdd => vdd,
1733
    nq => auxsc438,
1734
    i2 => auxsc441,
1735
    i1 => auxsc440,
1736
    i0 => sel);
1737
  auxsc441 : na2_x1
1738
    PORT MAP (
1739
    vss => vss,
1740
    vdd => vdd,
1741
    nq => auxsc441,
1742
    i1 => i3(14),
1743
    i0 => sel);
1744
  auxsc440 : inv_x1
1745
    PORT MAP (
1746
    vss => vss,
1747
    vdd => vdd,
1748
    nq => auxsc440,
1749
    i => i9(14));
1750
  auxsc431 : nao22_x1
1751
    PORT MAP (
1752
    vss => vss,
1753
    vdd => vdd,
1754
    nq => auxsc431,
1755
    i2 => auxsc434,
1756
    i1 => auxsc433,
1757
    i0 => sel);
1758
  auxsc434 : na2_x1
1759
    PORT MAP (
1760
    vss => vss,
1761
    vdd => vdd,
1762
    nq => auxsc434,
1763
    i1 => i3(13),
1764
    i0 => sel);
1765
  auxsc433 : inv_x1
1766
    PORT MAP (
1767
    vss => vss,
1768
    vdd => vdd,
1769
    nq => auxsc433,
1770
    i => i9(13));
1771
  auxsc424 : nao22_x1
1772
    PORT MAP (
1773
    vss => vss,
1774
    vdd => vdd,
1775
    nq => auxsc424,
1776
    i2 => auxsc427,
1777
    i1 => auxsc426,
1778
    i0 => sel);
1779
  auxsc427 : na2_x1
1780
    PORT MAP (
1781
    vss => vss,
1782
    vdd => vdd,
1783
    nq => auxsc427,
1784
    i1 => i3(12),
1785
    i0 => sel);
1786
  auxsc426 : inv_x1
1787
    PORT MAP (
1788
    vss => vss,
1789
    vdd => vdd,
1790
    nq => auxsc426,
1791
    i => i9(12));
1792
  auxsc417 : nao22_x1
1793
    PORT MAP (
1794
    vss => vss,
1795
    vdd => vdd,
1796
    nq => auxsc417,
1797
    i2 => auxsc420,
1798
    i1 => auxsc419,
1799
    i0 => sel);
1800
  auxsc420 : na2_x1
1801
    PORT MAP (
1802
    vss => vss,
1803
    vdd => vdd,
1804
    nq => auxsc420,
1805
    i1 => i3(11),
1806
    i0 => sel);
1807
  auxsc419 : inv_x1
1808
    PORT MAP (
1809
    vss => vss,
1810
    vdd => vdd,
1811
    nq => auxsc419,
1812
    i => i9(11));
1813
  auxsc410 : nao22_x1
1814
    PORT MAP (
1815
    vss => vss,
1816
    vdd => vdd,
1817
    nq => auxsc410,
1818
    i2 => auxsc413,
1819
    i1 => auxsc412,
1820
    i0 => sel);
1821
  auxsc413 : na2_x1
1822
    PORT MAP (
1823
    vss => vss,
1824
    vdd => vdd,
1825
    nq => auxsc413,
1826
    i1 => i3(10),
1827
    i0 => sel);
1828
  auxsc412 : inv_x1
1829
    PORT MAP (
1830
    vss => vss,
1831
    vdd => vdd,
1832
    nq => auxsc412,
1833
    i => i9(10));
1834
  auxsc403 : nao22_x1
1835
    PORT MAP (
1836
    vss => vss,
1837
    vdd => vdd,
1838
    nq => auxsc403,
1839
    i2 => auxsc406,
1840
    i1 => auxsc405,
1841
    i0 => sel);
1842
  auxsc406 : na2_x1
1843
    PORT MAP (
1844
    vss => vss,
1845
    vdd => vdd,
1846
    nq => auxsc406,
1847
    i1 => i3(9),
1848
    i0 => sel);
1849
  auxsc405 : inv_x1
1850
    PORT MAP (
1851
    vss => vss,
1852
    vdd => vdd,
1853
    nq => auxsc405,
1854
    i => i9(9));
1855
  auxsc396 : nao22_x1
1856
    PORT MAP (
1857
    vss => vss,
1858
    vdd => vdd,
1859
    nq => auxsc396,
1860
    i2 => auxsc399,
1861
    i1 => auxsc398,
1862
    i0 => sel);
1863
  auxsc399 : na2_x1
1864
    PORT MAP (
1865
    vss => vss,
1866
    vdd => vdd,
1867
    nq => auxsc399,
1868
    i1 => i3(8),
1869
    i0 => sel);
1870
  auxsc398 : inv_x1
1871
    PORT MAP (
1872
    vss => vss,
1873
    vdd => vdd,
1874
    nq => auxsc398,
1875
    i => i9(8));
1876
  auxsc389 : nao22_x1
1877
    PORT MAP (
1878
    vss => vss,
1879
    vdd => vdd,
1880
    nq => auxsc389,
1881
    i2 => auxsc392,
1882
    i1 => auxsc391,
1883
    i0 => sel);
1884
  auxsc392 : na2_x1
1885
    PORT MAP (
1886
    vss => vss,
1887
    vdd => vdd,
1888
    nq => auxsc392,
1889
    i1 => i3(7),
1890
    i0 => sel);
1891
  auxsc391 : inv_x1
1892
    PORT MAP (
1893
    vss => vss,
1894
    vdd => vdd,
1895
    nq => auxsc391,
1896
    i => i9(7));
1897
  auxsc382 : nao22_x1
1898
    PORT MAP (
1899
    vss => vss,
1900
    vdd => vdd,
1901
    nq => auxsc382,
1902
    i2 => auxsc385,
1903
    i1 => auxsc384,
1904
    i0 => sel);
1905
  auxsc385 : na2_x1
1906
    PORT MAP (
1907
    vss => vss,
1908
    vdd => vdd,
1909
    nq => auxsc385,
1910
    i1 => i3(6),
1911
    i0 => sel);
1912
  auxsc384 : inv_x1
1913
    PORT MAP (
1914
    vss => vss,
1915
    vdd => vdd,
1916
    nq => auxsc384,
1917
    i => i9(6));
1918
  auxsc375 : nao22_x1
1919
    PORT MAP (
1920
    vss => vss,
1921
    vdd => vdd,
1922
    nq => auxsc375,
1923
    i2 => auxsc378,
1924
    i1 => auxsc377,
1925
    i0 => sel);
1926
  auxsc378 : na2_x1
1927
    PORT MAP (
1928
    vss => vss,
1929
    vdd => vdd,
1930
    nq => auxsc378,
1931
    i1 => i3(5),
1932
    i0 => sel);
1933
  auxsc377 : inv_x1
1934
    PORT MAP (
1935
    vss => vss,
1936
    vdd => vdd,
1937
    nq => auxsc377,
1938
    i => i9(5));
1939
  auxsc368 : nao22_x1
1940
    PORT MAP (
1941
    vss => vss,
1942
    vdd => vdd,
1943
    nq => auxsc368,
1944
    i2 => auxsc371,
1945
    i1 => auxsc370,
1946
    i0 => sel);
1947
  auxsc371 : na2_x1
1948
    PORT MAP (
1949
    vss => vss,
1950
    vdd => vdd,
1951
    nq => auxsc371,
1952
    i1 => i3(4),
1953
    i0 => sel);
1954
  auxsc370 : inv_x1
1955
    PORT MAP (
1956
    vss => vss,
1957
    vdd => vdd,
1958
    nq => auxsc370,
1959
    i => i9(4));
1960
  auxsc361 : nao22_x1
1961
    PORT MAP (
1962
    vss => vss,
1963
    vdd => vdd,
1964
    nq => auxsc361,
1965
    i2 => auxsc364,
1966
    i1 => auxsc363,
1967
    i0 => sel);
1968
  auxsc364 : na2_x1
1969
    PORT MAP (
1970
    vss => vss,
1971
    vdd => vdd,
1972
    nq => auxsc364,
1973
    i1 => i3(3),
1974
    i0 => sel);
1975
  auxsc363 : inv_x1
1976
    PORT MAP (
1977
    vss => vss,
1978
    vdd => vdd,
1979
    nq => auxsc363,
1980
    i => i9(3));
1981
  auxsc354 : nao22_x1
1982
    PORT MAP (
1983
    vss => vss,
1984
    vdd => vdd,
1985
    nq => auxsc354,
1986
    i2 => auxsc357,
1987
    i1 => auxsc356,
1988
    i0 => sel);
1989
  auxsc357 : na2_x1
1990
    PORT MAP (
1991
    vss => vss,
1992
    vdd => vdd,
1993
    nq => auxsc357,
1994
    i1 => i3(2),
1995
    i0 => sel);
1996
  auxsc356 : inv_x1
1997
    PORT MAP (
1998
    vss => vss,
1999
    vdd => vdd,
2000
    nq => auxsc356,
2001
    i => i9(2));
2002
  auxsc347 : nao22_x1
2003
    PORT MAP (
2004
    vss => vss,
2005
    vdd => vdd,
2006
    nq => auxsc347,
2007
    i2 => auxsc350,
2008
    i1 => auxsc349,
2009
    i0 => sel);
2010
  auxsc350 : na2_x1
2011
    PORT MAP (
2012
    vss => vss,
2013
    vdd => vdd,
2014
    nq => auxsc350,
2015
    i1 => i3(1),
2016
    i0 => sel);
2017
  auxsc349 : inv_x1
2018
    PORT MAP (
2019
    vss => vss,
2020
    vdd => vdd,
2021
    nq => auxsc349,
2022
    i => i9(1));
2023
  auxsc340 : nao22_x1
2024
    PORT MAP (
2025
    vss => vss,
2026
    vdd => vdd,
2027
    nq => auxsc340,
2028
    i2 => auxsc343,
2029
    i1 => auxsc342,
2030
    i0 => sel);
2031
  auxsc343 : na2_x1
2032
    PORT MAP (
2033
    vss => vss,
2034
    vdd => vdd,
2035
    nq => auxsc343,
2036
    i1 => i3(0),
2037
    i0 => sel);
2038
  auxsc342 : inv_x1
2039
    PORT MAP (
2040
    vss => vss,
2041
    vdd => vdd,
2042
    nq => auxsc342,
2043
    i => i9(0));
2044
  auxsc333 : nao22_x1
2045
    PORT MAP (
2046
    vss => vss,
2047
    vdd => vdd,
2048
    nq => auxsc333,
2049
    i2 => auxsc336,
2050
    i1 => auxsc335,
2051
    i0 => sel);
2052
  auxsc336 : na2_x1
2053
    PORT MAP (
2054
    vss => vss,
2055
    vdd => vdd,
2056
    nq => auxsc336,
2057
    i1 => i4(15),
2058
    i0 => sel);
2059
  auxsc335 : inv_x1
2060
    PORT MAP (
2061
    vss => vss,
2062
    vdd => vdd,
2063
    nq => auxsc335,
2064
    i => i10(15));
2065
  auxsc326 : nao22_x1
2066
    PORT MAP (
2067
    vss => vss,
2068
    vdd => vdd,
2069
    nq => auxsc326,
2070
    i2 => auxsc329,
2071
    i1 => auxsc328,
2072
    i0 => sel);
2073
  auxsc329 : na2_x1
2074
    PORT MAP (
2075
    vss => vss,
2076
    vdd => vdd,
2077
    nq => auxsc329,
2078
    i1 => i4(14),
2079
    i0 => sel);
2080
  auxsc328 : inv_x1
2081
    PORT MAP (
2082
    vss => vss,
2083
    vdd => vdd,
2084
    nq => auxsc328,
2085
    i => i10(14));
2086
  auxsc319 : nao22_x1
2087
    PORT MAP (
2088
    vss => vss,
2089
    vdd => vdd,
2090
    nq => auxsc319,
2091
    i2 => auxsc322,
2092
    i1 => auxsc321,
2093
    i0 => sel);
2094
  auxsc322 : na2_x1
2095
    PORT MAP (
2096
    vss => vss,
2097
    vdd => vdd,
2098
    nq => auxsc322,
2099
    i1 => i4(13),
2100
    i0 => sel);
2101
  auxsc321 : inv_x1
2102
    PORT MAP (
2103
    vss => vss,
2104
    vdd => vdd,
2105
    nq => auxsc321,
2106
    i => i10(13));
2107
  auxsc312 : nao22_x1
2108
    PORT MAP (
2109
    vss => vss,
2110
    vdd => vdd,
2111
    nq => auxsc312,
2112
    i2 => auxsc315,
2113
    i1 => auxsc314,
2114
    i0 => sel);
2115
  auxsc315 : na2_x1
2116
    PORT MAP (
2117
    vss => vss,
2118
    vdd => vdd,
2119
    nq => auxsc315,
2120
    i1 => i4(12),
2121
    i0 => sel);
2122
  auxsc314 : inv_x1
2123
    PORT MAP (
2124
    vss => vss,
2125
    vdd => vdd,
2126
    nq => auxsc314,
2127
    i => i10(12));
2128
  auxsc305 : nao22_x1
2129
    PORT MAP (
2130
    vss => vss,
2131
    vdd => vdd,
2132
    nq => auxsc305,
2133
    i2 => auxsc308,
2134
    i1 => auxsc307,
2135
    i0 => sel);
2136
  auxsc308 : na2_x1
2137
    PORT MAP (
2138
    vss => vss,
2139
    vdd => vdd,
2140
    nq => auxsc308,
2141
    i1 => i4(11),
2142
    i0 => sel);
2143
  auxsc307 : inv_x1
2144
    PORT MAP (
2145
    vss => vss,
2146
    vdd => vdd,
2147
    nq => auxsc307,
2148
    i => i10(11));
2149
  auxsc298 : nao22_x1
2150
    PORT MAP (
2151
    vss => vss,
2152
    vdd => vdd,
2153
    nq => auxsc298,
2154
    i2 => auxsc301,
2155
    i1 => auxsc300,
2156
    i0 => sel);
2157
  auxsc301 : na2_x1
2158
    PORT MAP (
2159
    vss => vss,
2160
    vdd => vdd,
2161
    nq => auxsc301,
2162
    i1 => i4(10),
2163
    i0 => sel);
2164
  auxsc300 : inv_x1
2165
    PORT MAP (
2166
    vss => vss,
2167
    vdd => vdd,
2168
    nq => auxsc300,
2169
    i => i10(10));
2170
  auxsc291 : nao22_x1
2171
    PORT MAP (
2172
    vss => vss,
2173
    vdd => vdd,
2174
    nq => auxsc291,
2175
    i2 => auxsc294,
2176
    i1 => auxsc293,
2177
    i0 => sel);
2178
  auxsc294 : na2_x1
2179
    PORT MAP (
2180
    vss => vss,
2181
    vdd => vdd,
2182
    nq => auxsc294,
2183
    i1 => i4(9),
2184
    i0 => sel);
2185
  auxsc293 : inv_x1
2186
    PORT MAP (
2187
    vss => vss,
2188
    vdd => vdd,
2189
    nq => auxsc293,
2190
    i => i10(9));
2191
  auxsc284 : nao22_x1
2192
    PORT MAP (
2193
    vss => vss,
2194
    vdd => vdd,
2195
    nq => auxsc284,
2196
    i2 => auxsc287,
2197
    i1 => auxsc286,
2198
    i0 => sel);
2199
  auxsc287 : na2_x1
2200
    PORT MAP (
2201
    vss => vss,
2202
    vdd => vdd,
2203
    nq => auxsc287,
2204
    i1 => i4(8),
2205
    i0 => sel);
2206
  auxsc286 : inv_x1
2207
    PORT MAP (
2208
    vss => vss,
2209
    vdd => vdd,
2210
    nq => auxsc286,
2211
    i => i10(8));
2212
  auxsc277 : nao22_x1
2213
    PORT MAP (
2214
    vss => vss,
2215
    vdd => vdd,
2216
    nq => auxsc277,
2217
    i2 => auxsc280,
2218
    i1 => auxsc279,
2219
    i0 => sel);
2220
  auxsc280 : na2_x1
2221
    PORT MAP (
2222
    vss => vss,
2223
    vdd => vdd,
2224
    nq => auxsc280,
2225
    i1 => i4(7),
2226
    i0 => sel);
2227
  auxsc279 : inv_x1
2228
    PORT MAP (
2229
    vss => vss,
2230
    vdd => vdd,
2231
    nq => auxsc279,
2232
    i => i10(7));
2233
  auxsc270 : nao22_x1
2234
    PORT MAP (
2235
    vss => vss,
2236
    vdd => vdd,
2237
    nq => auxsc270,
2238
    i2 => auxsc273,
2239
    i1 => auxsc272,
2240
    i0 => sel);
2241
  auxsc273 : na2_x1
2242
    PORT MAP (
2243
    vss => vss,
2244
    vdd => vdd,
2245
    nq => auxsc273,
2246
    i1 => i4(6),
2247
    i0 => sel);
2248
  auxsc272 : inv_x1
2249
    PORT MAP (
2250
    vss => vss,
2251
    vdd => vdd,
2252
    nq => auxsc272,
2253
    i => i10(6));
2254
  auxsc263 : nao22_x1
2255
    PORT MAP (
2256
    vss => vss,
2257
    vdd => vdd,
2258
    nq => auxsc263,
2259
    i2 => auxsc266,
2260
    i1 => auxsc265,
2261
    i0 => sel);
2262
  auxsc266 : na2_x1
2263
    PORT MAP (
2264
    vss => vss,
2265
    vdd => vdd,
2266
    nq => auxsc266,
2267
    i1 => i4(5),
2268
    i0 => sel);
2269
  auxsc265 : inv_x1
2270
    PORT MAP (
2271
    vss => vss,
2272
    vdd => vdd,
2273
    nq => auxsc265,
2274
    i => i10(5));
2275
  auxsc256 : nao22_x1
2276
    PORT MAP (
2277
    vss => vss,
2278
    vdd => vdd,
2279
    nq => auxsc256,
2280
    i2 => auxsc259,
2281
    i1 => auxsc258,
2282
    i0 => sel);
2283
  auxsc259 : na2_x1
2284
    PORT MAP (
2285
    vss => vss,
2286
    vdd => vdd,
2287
    nq => auxsc259,
2288
    i1 => i4(4),
2289
    i0 => sel);
2290
  auxsc258 : inv_x1
2291
    PORT MAP (
2292
    vss => vss,
2293
    vdd => vdd,
2294
    nq => auxsc258,
2295
    i => i10(4));
2296
  auxsc249 : nao22_x1
2297
    PORT MAP (
2298
    vss => vss,
2299
    vdd => vdd,
2300
    nq => auxsc249,
2301
    i2 => auxsc252,
2302
    i1 => auxsc251,
2303
    i0 => sel);
2304
  auxsc252 : na2_x1
2305
    PORT MAP (
2306
    vss => vss,
2307
    vdd => vdd,
2308
    nq => auxsc252,
2309
    i1 => i4(3),
2310
    i0 => sel);
2311
  auxsc251 : inv_x1
2312
    PORT MAP (
2313
    vss => vss,
2314
    vdd => vdd,
2315
    nq => auxsc251,
2316
    i => i10(3));
2317
  auxsc242 : nao22_x1
2318
    PORT MAP (
2319
    vss => vss,
2320
    vdd => vdd,
2321
    nq => auxsc242,
2322
    i2 => auxsc245,
2323
    i1 => auxsc244,
2324
    i0 => sel);
2325
  auxsc245 : na2_x1
2326
    PORT MAP (
2327
    vss => vss,
2328
    vdd => vdd,
2329
    nq => auxsc245,
2330
    i1 => i4(2),
2331
    i0 => sel);
2332
  auxsc244 : inv_x1
2333
    PORT MAP (
2334
    vss => vss,
2335
    vdd => vdd,
2336
    nq => auxsc244,
2337
    i => i10(2));
2338
  auxsc235 : nao22_x1
2339
    PORT MAP (
2340
    vss => vss,
2341
    vdd => vdd,
2342
    nq => auxsc235,
2343
    i2 => auxsc238,
2344
    i1 => auxsc237,
2345
    i0 => sel);
2346
  auxsc238 : na2_x1
2347
    PORT MAP (
2348
    vss => vss,
2349
    vdd => vdd,
2350
    nq => auxsc238,
2351
    i1 => i4(1),
2352
    i0 => sel);
2353
  auxsc237 : inv_x1
2354
    PORT MAP (
2355
    vss => vss,
2356
    vdd => vdd,
2357
    nq => auxsc237,
2358
    i => i10(1));
2359
  auxsc228 : nao22_x1
2360
    PORT MAP (
2361
    vss => vss,
2362
    vdd => vdd,
2363
    nq => auxsc228,
2364
    i2 => auxsc231,
2365
    i1 => auxsc230,
2366
    i0 => sel);
2367
  auxsc231 : na2_x1
2368
    PORT MAP (
2369
    vss => vss,
2370
    vdd => vdd,
2371
    nq => auxsc231,
2372
    i1 => i4(0),
2373
    i0 => sel);
2374
  auxsc230 : inv_x1
2375
    PORT MAP (
2376
    vss => vss,
2377
    vdd => vdd,
2378
    nq => auxsc230,
2379
    i => i10(0));
2380
  auxsc221 : nao22_x1
2381
    PORT MAP (
2382
    vss => vss,
2383
    vdd => vdd,
2384
    nq => auxsc221,
2385
    i2 => auxsc224,
2386
    i1 => auxsc223,
2387
    i0 => sel);
2388
  auxsc224 : na2_x1
2389
    PORT MAP (
2390
    vss => vss,
2391
    vdd => vdd,
2392
    nq => auxsc224,
2393
    i1 => i5(15),
2394
    i0 => sel);
2395
  auxsc223 : inv_x1
2396
    PORT MAP (
2397
    vss => vss,
2398
    vdd => vdd,
2399
    nq => auxsc223,
2400
    i => i11(15));
2401
  auxsc214 : nao22_x1
2402
    PORT MAP (
2403
    vss => vss,
2404
    vdd => vdd,
2405
    nq => auxsc214,
2406
    i2 => auxsc217,
2407
    i1 => auxsc216,
2408
    i0 => sel);
2409
  auxsc217 : na2_x1
2410
    PORT MAP (
2411
    vss => vss,
2412
    vdd => vdd,
2413
    nq => auxsc217,
2414
    i1 => i5(14),
2415
    i0 => sel);
2416
  auxsc216 : inv_x1
2417
    PORT MAP (
2418
    vss => vss,
2419
    vdd => vdd,
2420
    nq => auxsc216,
2421
    i => i11(14));
2422
  auxsc207 : nao22_x1
2423
    PORT MAP (
2424
    vss => vss,
2425
    vdd => vdd,
2426
    nq => auxsc207,
2427
    i2 => auxsc210,
2428
    i1 => auxsc209,
2429
    i0 => sel);
2430
  auxsc210 : na2_x1
2431
    PORT MAP (
2432
    vss => vss,
2433
    vdd => vdd,
2434
    nq => auxsc210,
2435
    i1 => i5(13),
2436
    i0 => sel);
2437
  auxsc209 : inv_x1
2438
    PORT MAP (
2439
    vss => vss,
2440
    vdd => vdd,
2441
    nq => auxsc209,
2442
    i => i11(13));
2443
  auxsc200 : nao22_x1
2444
    PORT MAP (
2445
    vss => vss,
2446
    vdd => vdd,
2447
    nq => auxsc200,
2448
    i2 => auxsc203,
2449
    i1 => auxsc202,
2450
    i0 => sel);
2451
  auxsc203 : na2_x1
2452
    PORT MAP (
2453
    vss => vss,
2454
    vdd => vdd,
2455
    nq => auxsc203,
2456
    i1 => i5(12),
2457
    i0 => sel);
2458
  auxsc202 : inv_x1
2459
    PORT MAP (
2460
    vss => vss,
2461
    vdd => vdd,
2462
    nq => auxsc202,
2463
    i => i11(12));
2464
  auxsc193 : nao22_x1
2465
    PORT MAP (
2466
    vss => vss,
2467
    vdd => vdd,
2468
    nq => auxsc193,
2469
    i2 => auxsc196,
2470
    i1 => auxsc195,
2471
    i0 => sel);
2472
  auxsc196 : na2_x1
2473
    PORT MAP (
2474
    vss => vss,
2475
    vdd => vdd,
2476
    nq => auxsc196,
2477
    i1 => i5(11),
2478
    i0 => sel);
2479
  auxsc195 : inv_x1
2480
    PORT MAP (
2481
    vss => vss,
2482
    vdd => vdd,
2483
    nq => auxsc195,
2484
    i => i11(11));
2485
  auxsc186 : nao22_x1
2486
    PORT MAP (
2487
    vss => vss,
2488
    vdd => vdd,
2489
    nq => auxsc186,
2490
    i2 => auxsc189,
2491
    i1 => auxsc188,
2492
    i0 => sel);
2493
  auxsc189 : na2_x1
2494
    PORT MAP (
2495
    vss => vss,
2496
    vdd => vdd,
2497
    nq => auxsc189,
2498
    i1 => i5(10),
2499
    i0 => sel);
2500
  auxsc188 : inv_x1
2501
    PORT MAP (
2502
    vss => vss,
2503
    vdd => vdd,
2504
    nq => auxsc188,
2505
    i => i11(10));
2506
  auxsc179 : nao22_x1
2507
    PORT MAP (
2508
    vss => vss,
2509
    vdd => vdd,
2510
    nq => auxsc179,
2511
    i2 => auxsc182,
2512
    i1 => auxsc181,
2513
    i0 => sel);
2514
  auxsc182 : na2_x1
2515
    PORT MAP (
2516
    vss => vss,
2517
    vdd => vdd,
2518
    nq => auxsc182,
2519
    i1 => i5(9),
2520
    i0 => sel);
2521
  auxsc181 : inv_x1
2522
    PORT MAP (
2523
    vss => vss,
2524
    vdd => vdd,
2525
    nq => auxsc181,
2526
    i => i11(9));
2527
  auxsc172 : nao22_x1
2528
    PORT MAP (
2529
    vss => vss,
2530
    vdd => vdd,
2531
    nq => auxsc172,
2532
    i2 => auxsc175,
2533
    i1 => auxsc174,
2534
    i0 => sel);
2535
  auxsc175 : na2_x1
2536
    PORT MAP (
2537
    vss => vss,
2538
    vdd => vdd,
2539
    nq => auxsc175,
2540
    i1 => i5(8),
2541
    i0 => sel);
2542
  auxsc174 : inv_x1
2543
    PORT MAP (
2544
    vss => vss,
2545
    vdd => vdd,
2546
    nq => auxsc174,
2547
    i => i11(8));
2548
  auxsc165 : nao22_x1
2549
    PORT MAP (
2550
    vss => vss,
2551
    vdd => vdd,
2552
    nq => auxsc165,
2553
    i2 => auxsc168,
2554
    i1 => auxsc167,
2555
    i0 => sel);
2556
  auxsc168 : na2_x1
2557
    PORT MAP (
2558
    vss => vss,
2559
    vdd => vdd,
2560
    nq => auxsc168,
2561
    i1 => i5(7),
2562
    i0 => sel);
2563
  auxsc167 : inv_x1
2564
    PORT MAP (
2565
    vss => vss,
2566
    vdd => vdd,
2567
    nq => auxsc167,
2568
    i => i11(7));
2569
  auxsc158 : nao22_x1
2570
    PORT MAP (
2571
    vss => vss,
2572
    vdd => vdd,
2573
    nq => auxsc158,
2574
    i2 => auxsc161,
2575
    i1 => auxsc160,
2576
    i0 => sel);
2577
  auxsc161 : na2_x1
2578
    PORT MAP (
2579
    vss => vss,
2580
    vdd => vdd,
2581
    nq => auxsc161,
2582
    i1 => i5(6),
2583
    i0 => sel);
2584
  auxsc160 : inv_x1
2585
    PORT MAP (
2586
    vss => vss,
2587
    vdd => vdd,
2588
    nq => auxsc160,
2589
    i => i11(6));
2590
  auxsc151 : nao22_x1
2591
    PORT MAP (
2592
    vss => vss,
2593
    vdd => vdd,
2594
    nq => auxsc151,
2595
    i2 => auxsc154,
2596
    i1 => auxsc153,
2597
    i0 => sel);
2598
  auxsc154 : na2_x1
2599
    PORT MAP (
2600
    vss => vss,
2601
    vdd => vdd,
2602
    nq => auxsc154,
2603
    i1 => i5(5),
2604
    i0 => sel);
2605
  auxsc153 : inv_x1
2606
    PORT MAP (
2607
    vss => vss,
2608
    vdd => vdd,
2609
    nq => auxsc153,
2610
    i => i11(5));
2611
  auxsc144 : nao22_x1
2612
    PORT MAP (
2613
    vss => vss,
2614
    vdd => vdd,
2615
    nq => auxsc144,
2616
    i2 => auxsc147,
2617
    i1 => auxsc146,
2618
    i0 => sel);
2619
  auxsc147 : na2_x1
2620
    PORT MAP (
2621
    vss => vss,
2622
    vdd => vdd,
2623
    nq => auxsc147,
2624
    i1 => i5(4),
2625
    i0 => sel);
2626
  auxsc146 : inv_x1
2627
    PORT MAP (
2628
    vss => vss,
2629
    vdd => vdd,
2630
    nq => auxsc146,
2631
    i => i11(4));
2632
  auxsc137 : nao22_x1
2633
    PORT MAP (
2634
    vss => vss,
2635
    vdd => vdd,
2636
    nq => auxsc137,
2637
    i2 => auxsc140,
2638
    i1 => auxsc139,
2639
    i0 => sel);
2640
  auxsc140 : na2_x1
2641
    PORT MAP (
2642
    vss => vss,
2643
    vdd => vdd,
2644
    nq => auxsc140,
2645
    i1 => i5(3),
2646
    i0 => sel);
2647
  auxsc139 : inv_x1
2648
    PORT MAP (
2649
    vss => vss,
2650
    vdd => vdd,
2651
    nq => auxsc139,
2652
    i => i11(3));
2653
  auxsc130 : nao22_x1
2654
    PORT MAP (
2655
    vss => vss,
2656
    vdd => vdd,
2657
    nq => auxsc130,
2658
    i2 => auxsc133,
2659
    i1 => auxsc132,
2660
    i0 => sel);
2661
  auxsc133 : na2_x1
2662
    PORT MAP (
2663
    vss => vss,
2664
    vdd => vdd,
2665
    nq => auxsc133,
2666
    i1 => i5(2),
2667
    i0 => sel);
2668
  auxsc132 : inv_x1
2669
    PORT MAP (
2670
    vss => vss,
2671
    vdd => vdd,
2672
    nq => auxsc132,
2673
    i => i11(2));
2674
  auxsc123 : nao22_x1
2675
    PORT MAP (
2676
    vss => vss,
2677
    vdd => vdd,
2678
    nq => auxsc123,
2679
    i2 => auxsc126,
2680
    i1 => auxsc125,
2681
    i0 => sel);
2682
  auxsc126 : na2_x1
2683
    PORT MAP (
2684
    vss => vss,
2685
    vdd => vdd,
2686
    nq => auxsc126,
2687
    i1 => i5(1),
2688
    i0 => sel);
2689
  auxsc125 : inv_x1
2690
    PORT MAP (
2691
    vss => vss,
2692
    vdd => vdd,
2693
    nq => auxsc125,
2694
    i => i11(1));
2695
  auxsc116 : nao22_x1
2696
    PORT MAP (
2697
    vss => vss,
2698
    vdd => vdd,
2699
    nq => auxsc116,
2700
    i2 => auxsc119,
2701
    i1 => auxsc118,
2702
    i0 => sel);
2703
  auxsc119 : na2_x1
2704
    PORT MAP (
2705
    vss => vss,
2706
    vdd => vdd,
2707
    nq => auxsc119,
2708
    i1 => i5(0),
2709
    i0 => sel);
2710
  auxsc118 : inv_x1
2711
    PORT MAP (
2712
    vss => vss,
2713
    vdd => vdd,
2714
    nq => auxsc118,
2715
    i => i11(0));
2716
  auxsc109 : nao22_x1
2717
    PORT MAP (
2718
    vss => vss,
2719
    vdd => vdd,
2720
    nq => auxsc109,
2721
    i2 => auxsc112,
2722
    i1 => auxsc111,
2723
    i0 => sel);
2724
  auxsc112 : na2_x1
2725
    PORT MAP (
2726
    vss => vss,
2727
    vdd => vdd,
2728
    nq => auxsc112,
2729
    i1 => i6(15),
2730
    i0 => sel);
2731
  auxsc111 : inv_x1
2732
    PORT MAP (
2733
    vss => vss,
2734
    vdd => vdd,
2735
    nq => auxsc111,
2736
    i => i12(15));
2737
  auxsc102 : nao22_x1
2738
    PORT MAP (
2739
    vss => vss,
2740
    vdd => vdd,
2741
    nq => auxsc102,
2742
    i2 => auxsc105,
2743
    i1 => auxsc104,
2744
    i0 => sel);
2745
  auxsc105 : na2_x1
2746
    PORT MAP (
2747
    vss => vss,
2748
    vdd => vdd,
2749
    nq => auxsc105,
2750
    i1 => i6(14),
2751
    i0 => sel);
2752
  auxsc104 : inv_x1
2753
    PORT MAP (
2754
    vss => vss,
2755
    vdd => vdd,
2756
    nq => auxsc104,
2757
    i => i12(14));
2758
  auxsc95 : nao22_x1
2759
    PORT MAP (
2760
    vss => vss,
2761
    vdd => vdd,
2762
    nq => auxsc95,
2763
    i2 => auxsc98,
2764
    i1 => auxsc97,
2765
    i0 => sel);
2766
  auxsc98 : na2_x1
2767
    PORT MAP (
2768
    vss => vss,
2769
    vdd => vdd,
2770
    nq => auxsc98,
2771
    i1 => i6(13),
2772
    i0 => sel);
2773
  auxsc97 : inv_x1
2774
    PORT MAP (
2775
    vss => vss,
2776
    vdd => vdd,
2777
    nq => auxsc97,
2778
    i => i12(13));
2779
  auxsc88 : nao22_x1
2780
    PORT MAP (
2781
    vss => vss,
2782
    vdd => vdd,
2783
    nq => auxsc88,
2784
    i2 => auxsc91,
2785
    i1 => auxsc90,
2786
    i0 => sel);
2787
  auxsc91 : na2_x1
2788
    PORT MAP (
2789
    vss => vss,
2790
    vdd => vdd,
2791
    nq => auxsc91,
2792
    i1 => i6(12),
2793
    i0 => sel);
2794
  auxsc90 : inv_x1
2795
    PORT MAP (
2796
    vss => vss,
2797
    vdd => vdd,
2798
    nq => auxsc90,
2799
    i => i12(12));
2800
  auxsc81 : nao22_x1
2801
    PORT MAP (
2802
    vss => vss,
2803
    vdd => vdd,
2804
    nq => auxsc81,
2805
    i2 => auxsc84,
2806
    i1 => auxsc83,
2807
    i0 => sel);
2808
  auxsc84 : na2_x1
2809
    PORT MAP (
2810
    vss => vss,
2811
    vdd => vdd,
2812
    nq => auxsc84,
2813
    i1 => i6(11),
2814
    i0 => sel);
2815
  auxsc83 : inv_x1
2816
    PORT MAP (
2817
    vss => vss,
2818
    vdd => vdd,
2819
    nq => auxsc83,
2820
    i => i12(11));
2821
  auxsc74 : nao22_x1
2822
    PORT MAP (
2823
    vss => vss,
2824
    vdd => vdd,
2825
    nq => auxsc74,
2826
    i2 => auxsc77,
2827
    i1 => auxsc76,
2828
    i0 => sel);
2829
  auxsc77 : na2_x1
2830
    PORT MAP (
2831
    vss => vss,
2832
    vdd => vdd,
2833
    nq => auxsc77,
2834
    i1 => i6(10),
2835
    i0 => sel);
2836
  auxsc76 : inv_x1
2837
    PORT MAP (
2838
    vss => vss,
2839
    vdd => vdd,
2840
    nq => auxsc76,
2841
    i => i12(10));
2842
  auxsc67 : nao22_x1
2843
    PORT MAP (
2844
    vss => vss,
2845
    vdd => vdd,
2846
    nq => auxsc67,
2847
    i2 => auxsc70,
2848
    i1 => auxsc69,
2849
    i0 => sel);
2850
  auxsc70 : na2_x1
2851
    PORT MAP (
2852
    vss => vss,
2853
    vdd => vdd,
2854
    nq => auxsc70,
2855
    i1 => i6(9),
2856
    i0 => sel);
2857
  auxsc69 : inv_x1
2858
    PORT MAP (
2859
    vss => vss,
2860
    vdd => vdd,
2861
    nq => auxsc69,
2862
    i => i12(9));
2863
  auxsc60 : nao22_x1
2864
    PORT MAP (
2865
    vss => vss,
2866
    vdd => vdd,
2867
    nq => auxsc60,
2868
    i2 => auxsc63,
2869
    i1 => auxsc62,
2870
    i0 => sel);
2871
  auxsc63 : na2_x1
2872
    PORT MAP (
2873
    vss => vss,
2874
    vdd => vdd,
2875
    nq => auxsc63,
2876
    i1 => i6(8),
2877
    i0 => sel);
2878
  auxsc62 : inv_x1
2879
    PORT MAP (
2880
    vss => vss,
2881
    vdd => vdd,
2882
    nq => auxsc62,
2883
    i => i12(8));
2884
  auxsc53 : nao22_x1
2885
    PORT MAP (
2886
    vss => vss,
2887
    vdd => vdd,
2888
    nq => auxsc53,
2889
    i2 => auxsc56,
2890
    i1 => auxsc55,
2891
    i0 => sel);
2892
  auxsc56 : na2_x1
2893
    PORT MAP (
2894
    vss => vss,
2895
    vdd => vdd,
2896
    nq => auxsc56,
2897
    i1 => i6(7),
2898
    i0 => sel);
2899
  auxsc55 : inv_x1
2900
    PORT MAP (
2901
    vss => vss,
2902
    vdd => vdd,
2903
    nq => auxsc55,
2904
    i => i12(7));
2905
  auxsc46 : nao22_x1
2906
    PORT MAP (
2907
    vss => vss,
2908
    vdd => vdd,
2909
    nq => auxsc46,
2910
    i2 => auxsc49,
2911
    i1 => auxsc48,
2912
    i0 => sel);
2913
  auxsc49 : na2_x1
2914
    PORT MAP (
2915
    vss => vss,
2916
    vdd => vdd,
2917
    nq => auxsc49,
2918
    i1 => i6(6),
2919
    i0 => sel);
2920
  auxsc48 : inv_x1
2921
    PORT MAP (
2922
    vss => vss,
2923
    vdd => vdd,
2924
    nq => auxsc48,
2925
    i => i12(6));
2926
  auxsc39 : nao22_x1
2927
    PORT MAP (
2928
    vss => vss,
2929
    vdd => vdd,
2930
    nq => auxsc39,
2931
    i2 => auxsc42,
2932
    i1 => auxsc41,
2933
    i0 => sel);
2934
  auxsc42 : na2_x1
2935
    PORT MAP (
2936
    vss => vss,
2937
    vdd => vdd,
2938
    nq => auxsc42,
2939
    i1 => i6(5),
2940
    i0 => sel);
2941
  auxsc41 : inv_x1
2942
    PORT MAP (
2943
    vss => vss,
2944
    vdd => vdd,
2945
    nq => auxsc41,
2946
    i => i12(5));
2947
  auxsc32 : nao22_x1
2948
    PORT MAP (
2949
    vss => vss,
2950
    vdd => vdd,
2951
    nq => auxsc32,
2952
    i2 => auxsc35,
2953
    i1 => auxsc34,
2954
    i0 => sel);
2955
  auxsc35 : na2_x1
2956
    PORT MAP (
2957
    vss => vss,
2958
    vdd => vdd,
2959
    nq => auxsc35,
2960
    i1 => i6(4),
2961
    i0 => sel);
2962
  auxsc34 : inv_x1
2963
    PORT MAP (
2964
    vss => vss,
2965
    vdd => vdd,
2966
    nq => auxsc34,
2967
    i => i12(4));
2968
  auxsc25 : nao22_x1
2969
    PORT MAP (
2970
    vss => vss,
2971
    vdd => vdd,
2972
    nq => auxsc25,
2973
    i2 => auxsc28,
2974
    i1 => auxsc27,
2975
    i0 => sel);
2976
  auxsc28 : na2_x1
2977
    PORT MAP (
2978
    vss => vss,
2979
    vdd => vdd,
2980
    nq => auxsc28,
2981
    i1 => i6(3),
2982
    i0 => sel);
2983
  auxsc27 : inv_x1
2984
    PORT MAP (
2985
    vss => vss,
2986
    vdd => vdd,
2987
    nq => auxsc27,
2988
    i => i12(3));
2989
  auxsc18 : nao22_x1
2990
    PORT MAP (
2991
    vss => vss,
2992
    vdd => vdd,
2993
    nq => auxsc18,
2994
    i2 => auxsc21,
2995
    i1 => auxsc20,
2996
    i0 => sel);
2997
  auxsc21 : na2_x1
2998
    PORT MAP (
2999
    vss => vss,
3000
    vdd => vdd,
3001
    nq => auxsc21,
3002
    i1 => i6(2),
3003
    i0 => sel);
3004
  auxsc20 : inv_x1
3005
    PORT MAP (
3006
    vss => vss,
3007
    vdd => vdd,
3008
    nq => auxsc20,
3009
    i => i12(2));
3010
  auxsc11 : nao22_x1
3011
    PORT MAP (
3012
    vss => vss,
3013
    vdd => vdd,
3014
    nq => auxsc11,
3015
    i2 => auxsc14,
3016
    i1 => auxsc13,
3017
    i0 => sel);
3018
  auxsc14 : na2_x1
3019
    PORT MAP (
3020
    vss => vss,
3021
    vdd => vdd,
3022
    nq => auxsc14,
3023
    i1 => i6(1),
3024
    i0 => sel);
3025
  auxsc13 : inv_x1
3026
    PORT MAP (
3027
    vss => vss,
3028
    vdd => vdd,
3029
    nq => auxsc13,
3030
    i => i12(1));
3031
  auxsc4 : nao22_x1
3032
    PORT MAP (
3033
    vss => vss,
3034
    vdd => vdd,
3035
    nq => auxsc4,
3036
    i2 => auxsc7,
3037
    i1 => auxsc6,
3038
    i0 => sel);
3039
  auxsc7 : na2_x1
3040
    PORT MAP (
3041
    vss => vss,
3042
    vdd => vdd,
3043
    nq => auxsc7,
3044
    i1 => i6(0),
3045
    i0 => sel);
3046
  auxsc6 : inv_x1
3047
    PORT MAP (
3048
    vss => vss,
3049
    vdd => vdd,
3050
    nq => auxsc6,
3051
    i => i12(0));
3052
  auxsc657 : inv_x1
3053
    PORT MAP (
3054
    vss => vss,
3055
    vdd => vdd,
3056
    nq => auxsc657,
3057
    i => clr);
3058
  reg6_0 : sff1_x4
3059
    PORT MAP (
3060
    vss => vss,
3061
    vdd => vdd,
3062
    q => auxreg1,
3063
    i => auxsc4,
3064
    ck => en);
3065
  reg6_1 : sff1_x4
3066
    PORT MAP (
3067
    vss => vss,
3068
    vdd => vdd,
3069
    q => auxreg2,
3070
    i => auxsc11,
3071
    ck => en);
3072
  reg6_2 : sff1_x4
3073
    PORT MAP (
3074
    vss => vss,
3075
    vdd => vdd,
3076
    q => auxreg3,
3077
    i => auxsc18,
3078
    ck => en);
3079
  reg6_3 : sff1_x4
3080
    PORT MAP (
3081
    vss => vss,
3082
    vdd => vdd,
3083
    q => auxreg4,
3084
    i => auxsc25,
3085
    ck => en);
3086
  reg6_4 : sff1_x4
3087
    PORT MAP (
3088
    vss => vss,
3089
    vdd => vdd,
3090
    q => auxreg5,
3091
    i => auxsc32,
3092
    ck => en);
3093
  reg6_5 : sff1_x4
3094
    PORT MAP (
3095
    vss => vss,
3096
    vdd => vdd,
3097
    q => auxreg6,
3098
    i => auxsc39,
3099
    ck => en);
3100
  reg6_6 : sff1_x4
3101
    PORT MAP (
3102
    vss => vss,
3103
    vdd => vdd,
3104
    q => auxreg7,
3105
    i => auxsc46,
3106
    ck => en);
3107
  reg6_7 : sff1_x4
3108
    PORT MAP (
3109
    vss => vss,
3110
    vdd => vdd,
3111
    q => auxreg8,
3112
    i => auxsc53,
3113
    ck => en);
3114
  reg6_8 : sff1_x4
3115
    PORT MAP (
3116
    vss => vss,
3117
    vdd => vdd,
3118
    q => auxreg9,
3119
    i => auxsc60,
3120
    ck => en);
3121
  reg6_9 : sff1_x4
3122
    PORT MAP (
3123
    vss => vss,
3124
    vdd => vdd,
3125
    q => auxreg10,
3126
    i => auxsc67,
3127
    ck => en);
3128
  reg6_10 : sff1_x4
3129
    PORT MAP (
3130
    vss => vss,
3131
    vdd => vdd,
3132
    q => auxreg11,
3133
    i => auxsc74,
3134
    ck => en);
3135
  reg6_11 : sff1_x4
3136
    PORT MAP (
3137
    vss => vss,
3138
    vdd => vdd,
3139
    q => auxreg12,
3140
    i => auxsc81,
3141
    ck => en);
3142
  reg6_12 : sff1_x4
3143
    PORT MAP (
3144
    vss => vss,
3145
    vdd => vdd,
3146
    q => auxreg13,
3147
    i => auxsc88,
3148
    ck => en);
3149
  reg6_13 : sff1_x4
3150
    PORT MAP (
3151
    vss => vss,
3152
    vdd => vdd,
3153
    q => auxreg14,
3154
    i => auxsc95,
3155
    ck => en);
3156
  reg6_14 : sff1_x4
3157
    PORT MAP (
3158
    vss => vss,
3159
    vdd => vdd,
3160
    q => auxreg15,
3161
    i => auxsc102,
3162
    ck => en);
3163
  reg6_15 : sff1_x4
3164
    PORT MAP (
3165
    vss => vss,
3166
    vdd => vdd,
3167
    q => auxreg16,
3168
    i => auxsc109,
3169
    ck => en);
3170
  reg5_0 : sff1_x4
3171
    PORT MAP (
3172
    vss => vss,
3173
    vdd => vdd,
3174
    q => auxreg17,
3175
    i => auxsc116,
3176
    ck => en);
3177
  reg5_1 : sff1_x4
3178
    PORT MAP (
3179
    vss => vss,
3180
    vdd => vdd,
3181
    q => auxreg18,
3182
    i => auxsc123,
3183
    ck => en);
3184
  reg5_2 : sff1_x4
3185
    PORT MAP (
3186
    vss => vss,
3187
    vdd => vdd,
3188
    q => auxreg19,
3189
    i => auxsc130,
3190
    ck => en);
3191
  reg5_3 : sff1_x4
3192
    PORT MAP (
3193
    vss => vss,
3194
    vdd => vdd,
3195
    q => auxreg20,
3196
    i => auxsc137,
3197
    ck => en);
3198
  reg5_4 : sff1_x4
3199
    PORT MAP (
3200
    vss => vss,
3201
    vdd => vdd,
3202
    q => auxreg21,
3203
    i => auxsc144,
3204
    ck => en);
3205
  reg5_5 : sff1_x4
3206
    PORT MAP (
3207
    vss => vss,
3208
    vdd => vdd,
3209
    q => auxreg22,
3210
    i => auxsc151,
3211
    ck => en);
3212
  reg5_6 : sff1_x4
3213
    PORT MAP (
3214
    vss => vss,
3215
    vdd => vdd,
3216
    q => auxreg23,
3217
    i => auxsc158,
3218
    ck => en);
3219
  reg5_7 : sff1_x4
3220
    PORT MAP (
3221
    vss => vss,
3222
    vdd => vdd,
3223
    q => auxreg24,
3224
    i => auxsc165,
3225
    ck => en);
3226
  reg5_8 : sff1_x4
3227
    PORT MAP (
3228
    vss => vss,
3229
    vdd => vdd,
3230
    q => auxreg25,
3231
    i => auxsc172,
3232
    ck => en);
3233
  reg5_9 : sff1_x4
3234
    PORT MAP (
3235
    vss => vss,
3236
    vdd => vdd,
3237
    q => auxreg26,
3238
    i => auxsc179,
3239
    ck => en);
3240
  reg5_10 : sff1_x4
3241
    PORT MAP (
3242
    vss => vss,
3243
    vdd => vdd,
3244
    q => auxreg27,
3245
    i => auxsc186,
3246
    ck => en);
3247
  reg5_11 : sff1_x4
3248
    PORT MAP (
3249
    vss => vss,
3250
    vdd => vdd,
3251
    q => auxreg28,
3252
    i => auxsc193,
3253
    ck => en);
3254
  reg5_12 : sff1_x4
3255
    PORT MAP (
3256
    vss => vss,
3257
    vdd => vdd,
3258
    q => auxreg29,
3259
    i => auxsc200,
3260
    ck => en);
3261
  reg5_13 : sff1_x4
3262
    PORT MAP (
3263
    vss => vss,
3264
    vdd => vdd,
3265
    q => auxreg30,
3266
    i => auxsc207,
3267
    ck => en);
3268
  reg5_14 : sff1_x4
3269
    PORT MAP (
3270
    vss => vss,
3271
    vdd => vdd,
3272
    q => auxreg31,
3273
    i => auxsc214,
3274
    ck => en);
3275
  reg5_15 : sff1_x4
3276
    PORT MAP (
3277
    vss => vss,
3278
    vdd => vdd,
3279
    q => auxreg32,
3280
    i => auxsc221,
3281
    ck => en);
3282
  reg4_0 : sff1_x4
3283
    PORT MAP (
3284
    vss => vss,
3285
    vdd => vdd,
3286
    q => auxreg33,
3287
    i => auxsc228,
3288
    ck => en);
3289
  reg4_1 : sff1_x4
3290
    PORT MAP (
3291
    vss => vss,
3292
    vdd => vdd,
3293
    q => auxreg34,
3294
    i => auxsc235,
3295
    ck => en);
3296
  reg4_2 : sff1_x4
3297
    PORT MAP (
3298
    vss => vss,
3299
    vdd => vdd,
3300
    q => auxreg35,
3301
    i => auxsc242,
3302
    ck => en);
3303
  reg4_3 : sff1_x4
3304
    PORT MAP (
3305
    vss => vss,
3306
    vdd => vdd,
3307
    q => auxreg36,
3308
    i => auxsc249,
3309
    ck => en);
3310
  reg4_4 : sff1_x4
3311
    PORT MAP (
3312
    vss => vss,
3313
    vdd => vdd,
3314
    q => auxreg37,
3315
    i => auxsc256,
3316
    ck => en);
3317
  reg4_5 : sff1_x4
3318
    PORT MAP (
3319
    vss => vss,
3320
    vdd => vdd,
3321
    q => auxreg38,
3322
    i => auxsc263,
3323
    ck => en);
3324
  reg4_6 : sff1_x4
3325
    PORT MAP (
3326
    vss => vss,
3327
    vdd => vdd,
3328
    q => auxreg39,
3329
    i => auxsc270,
3330
    ck => en);
3331
  reg4_7 : sff1_x4
3332
    PORT MAP (
3333
    vss => vss,
3334
    vdd => vdd,
3335
    q => auxreg40,
3336
    i => auxsc277,
3337
    ck => en);
3338
  reg4_8 : sff1_x4
3339
    PORT MAP (
3340
    vss => vss,
3341
    vdd => vdd,
3342
    q => auxreg41,
3343
    i => auxsc284,
3344
    ck => en);
3345
  reg4_9 : sff1_x4
3346
    PORT MAP (
3347
    vss => vss,
3348
    vdd => vdd,
3349
    q => auxreg42,
3350
    i => auxsc291,
3351
    ck => en);
3352
  reg4_10 : sff1_x4
3353
    PORT MAP (
3354
    vss => vss,
3355
    vdd => vdd,
3356
    q => auxreg43,
3357
    i => auxsc298,
3358
    ck => en);
3359
  reg4_11 : sff1_x4
3360
    PORT MAP (
3361
    vss => vss,
3362
    vdd => vdd,
3363
    q => auxreg44,
3364
    i => auxsc305,
3365
    ck => en);
3366
  reg4_12 : sff1_x4
3367
    PORT MAP (
3368
    vss => vss,
3369
    vdd => vdd,
3370
    q => auxreg45,
3371
    i => auxsc312,
3372
    ck => en);
3373
  reg4_13 : sff1_x4
3374
    PORT MAP (
3375
    vss => vss,
3376
    vdd => vdd,
3377
    q => auxreg46,
3378
    i => auxsc319,
3379
    ck => en);
3380
  reg4_14 : sff1_x4
3381
    PORT MAP (
3382
    vss => vss,
3383
    vdd => vdd,
3384
    q => auxreg47,
3385
    i => auxsc326,
3386
    ck => en);
3387
  reg4_15 : sff1_x4
3388
    PORT MAP (
3389
    vss => vss,
3390
    vdd => vdd,
3391
    q => auxreg48,
3392
    i => auxsc333,
3393
    ck => en);
3394
  reg3_0 : sff1_x4
3395
    PORT MAP (
3396
    vss => vss,
3397
    vdd => vdd,
3398
    q => auxreg49,
3399
    i => auxsc340,
3400
    ck => en);
3401
  reg3_1 : sff1_x4
3402
    PORT MAP (
3403
    vss => vss,
3404
    vdd => vdd,
3405
    q => auxreg50,
3406
    i => auxsc347,
3407
    ck => en);
3408
  reg3_2 : sff1_x4
3409
    PORT MAP (
3410
    vss => vss,
3411
    vdd => vdd,
3412
    q => auxreg51,
3413
    i => auxsc354,
3414
    ck => en);
3415
  reg3_3 : sff1_x4
3416
    PORT MAP (
3417
    vss => vss,
3418
    vdd => vdd,
3419
    q => auxreg52,
3420
    i => auxsc361,
3421
    ck => en);
3422
  reg3_4 : sff1_x4
3423
    PORT MAP (
3424
    vss => vss,
3425
    vdd => vdd,
3426
    q => auxreg53,
3427
    i => auxsc368,
3428
    ck => en);
3429
  reg3_5 : sff1_x4
3430
    PORT MAP (
3431
    vss => vss,
3432
    vdd => vdd,
3433
    q => auxreg54,
3434
    i => auxsc375,
3435
    ck => en);
3436
  reg3_6 : sff1_x4
3437
    PORT MAP (
3438
    vss => vss,
3439
    vdd => vdd,
3440
    q => auxreg55,
3441
    i => auxsc382,
3442
    ck => en);
3443
  reg3_7 : sff1_x4
3444
    PORT MAP (
3445
    vss => vss,
3446
    vdd => vdd,
3447
    q => auxreg56,
3448
    i => auxsc389,
3449
    ck => en);
3450
  reg3_8 : sff1_x4
3451
    PORT MAP (
3452
    vss => vss,
3453
    vdd => vdd,
3454
    q => auxreg57,
3455
    i => auxsc396,
3456
    ck => en);
3457
  reg3_9 : sff1_x4
3458
    PORT MAP (
3459
    vss => vss,
3460
    vdd => vdd,
3461
    q => auxreg58,
3462
    i => auxsc403,
3463
    ck => en);
3464
  reg3_10 : sff1_x4
3465
    PORT MAP (
3466
    vss => vss,
3467
    vdd => vdd,
3468
    q => auxreg59,
3469
    i => auxsc410,
3470
    ck => en);
3471
  reg3_11 : sff1_x4
3472
    PORT MAP (
3473
    vss => vss,
3474
    vdd => vdd,
3475
    q => auxreg60,
3476
    i => auxsc417,
3477
    ck => en);
3478
  reg3_12 : sff1_x4
3479
    PORT MAP (
3480
    vss => vss,
3481
    vdd => vdd,
3482
    q => auxreg61,
3483
    i => auxsc424,
3484
    ck => en);
3485
  reg3_13 : sff1_x4
3486
    PORT MAP (
3487
    vss => vss,
3488
    vdd => vdd,
3489
    q => auxreg62,
3490
    i => auxsc431,
3491
    ck => en);
3492
  reg3_14 : sff1_x4
3493
    PORT MAP (
3494
    vss => vss,
3495
    vdd => vdd,
3496
    q => auxreg63,
3497
    i => auxsc438,
3498
    ck => en);
3499
  reg3_15 : sff1_x4
3500
    PORT MAP (
3501
    vss => vss,
3502
    vdd => vdd,
3503
    q => auxreg64,
3504
    i => auxsc445,
3505
    ck => en);
3506
  reg2_0 : sff1_x4
3507
    PORT MAP (
3508
    vss => vss,
3509
    vdd => vdd,
3510
    q => auxreg65,
3511
    i => auxsc452,
3512
    ck => en);
3513
  reg2_1 : sff1_x4
3514
    PORT MAP (
3515
    vss => vss,
3516
    vdd => vdd,
3517
    q => auxreg66,
3518
    i => auxsc458,
3519
    ck => en);
3520
  reg2_2 : sff1_x4
3521
    PORT MAP (
3522
    vss => vss,
3523
    vdd => vdd,
3524
    q => auxreg67,
3525
    i => auxsc464,
3526
    ck => en);
3527
  reg2_3 : sff1_x4
3528
    PORT MAP (
3529
    vss => vss,
3530
    vdd => vdd,
3531
    q => auxreg68,
3532
    i => auxsc470,
3533
    ck => en);
3534
  reg2_4 : sff1_x4
3535
    PORT MAP (
3536
    vss => vss,
3537
    vdd => vdd,
3538
    q => auxreg69,
3539
    i => auxsc476,
3540
    ck => en);
3541
  reg2_5 : sff1_x4
3542
    PORT MAP (
3543
    vss => vss,
3544
    vdd => vdd,
3545
    q => auxreg70,
3546
    i => auxsc482,
3547
    ck => en);
3548
  reg2_6 : sff1_x4
3549
    PORT MAP (
3550
    vss => vss,
3551
    vdd => vdd,
3552
    q => auxreg71,
3553
    i => auxsc488,
3554
    ck => en);
3555
  reg2_7 : sff1_x4
3556
    PORT MAP (
3557
    vss => vss,
3558
    vdd => vdd,
3559
    q => auxreg72,
3560
    i => auxsc494,
3561
    ck => en);
3562
  reg2_8 : sff1_x4
3563
    PORT MAP (
3564
    vss => vss,
3565
    vdd => vdd,
3566
    q => auxreg73,
3567
    i => auxsc500,
3568
    ck => en);
3569
  reg2_9 : sff1_x4
3570
    PORT MAP (
3571
    vss => vss,
3572
    vdd => vdd,
3573
    q => auxreg74,
3574
    i => auxsc506,
3575
    ck => en);
3576
  reg2_10 : sff1_x4
3577
    PORT MAP (
3578
    vss => vss,
3579
    vdd => vdd,
3580
    q => auxreg75,
3581
    i => auxsc512,
3582
    ck => en);
3583
  reg2_11 : sff1_x4
3584
    PORT MAP (
3585
    vss => vss,
3586
    vdd => vdd,
3587
    q => auxreg76,
3588
    i => auxsc518,
3589
    ck => en);
3590
  reg2_12 : sff1_x4
3591
    PORT MAP (
3592
    vss => vss,
3593
    vdd => vdd,
3594
    q => auxreg77,
3595
    i => auxsc524,
3596
    ck => en);
3597
  reg2_13 : sff1_x4
3598
    PORT MAP (
3599
    vss => vss,
3600
    vdd => vdd,
3601
    q => auxreg78,
3602
    i => auxsc530,
3603
    ck => en);
3604
  reg2_14 : sff1_x4
3605
    PORT MAP (
3606
    vss => vss,
3607
    vdd => vdd,
3608
    q => auxreg79,
3609
    i => auxsc536,
3610
    ck => en);
3611
  reg2_15 : sff1_x4
3612
    PORT MAP (
3613
    vss => vss,
3614
    vdd => vdd,
3615
    q => auxreg80,
3616
    i => auxsc542,
3617
    ck => en);
3618
  reg1_0 : sff1_x4
3619
    PORT MAP (
3620
    vss => vss,
3621
    vdd => vdd,
3622
    q => auxreg81,
3623
    i => auxsc548,
3624
    ck => en);
3625
  reg1_1 : sff1_x4
3626
    PORT MAP (
3627
    vss => vss,
3628
    vdd => vdd,
3629
    q => auxreg82,
3630
    i => auxsc555,
3631
    ck => en);
3632
  reg1_2 : sff1_x4
3633
    PORT MAP (
3634
    vss => vss,
3635
    vdd => vdd,
3636
    q => auxreg83,
3637
    i => auxsc562,
3638
    ck => en);
3639
  reg1_3 : sff1_x4
3640
    PORT MAP (
3641
    vss => vss,
3642
    vdd => vdd,
3643
    q => auxreg84,
3644
    i => auxsc569,
3645
    ck => en);
3646
  reg1_4 : sff1_x4
3647
    PORT MAP (
3648
    vss => vss,
3649
    vdd => vdd,
3650
    q => auxreg85,
3651
    i => auxsc576,
3652
    ck => en);
3653
  reg1_5 : sff1_x4
3654
    PORT MAP (
3655
    vss => vss,
3656
    vdd => vdd,
3657
    q => auxreg86,
3658
    i => auxsc583,
3659
    ck => en);
3660
  reg1_6 : sff1_x4
3661
    PORT MAP (
3662
    vss => vss,
3663
    vdd => vdd,
3664
    q => auxreg87,
3665
    i => auxsc590,
3666
    ck => en);
3667
  reg1_7 : sff1_x4
3668
    PORT MAP (
3669
    vss => vss,
3670
    vdd => vdd,
3671
    q => auxreg88,
3672
    i => auxsc597,
3673
    ck => en);
3674
  reg1_8 : sff1_x4
3675
    PORT MAP (
3676
    vss => vss,
3677
    vdd => vdd,
3678
    q => auxreg89,
3679
    i => auxsc604,
3680
    ck => en);
3681
  reg1_9 : sff1_x4
3682
    PORT MAP (
3683
    vss => vss,
3684
    vdd => vdd,
3685
    q => auxreg90,
3686
    i => auxsc611,
3687
    ck => en);
3688
  reg1_10 : sff1_x4
3689
    PORT MAP (
3690
    vss => vss,
3691
    vdd => vdd,
3692
    q => auxreg91,
3693
    i => auxsc618,
3694
    ck => en);
3695
  reg1_11 : sff1_x4
3696
    PORT MAP (
3697
    vss => vss,
3698
    vdd => vdd,
3699
    q => auxreg92,
3700
    i => auxsc625,
3701
    ck => en);
3702
  reg1_12 : sff1_x4
3703
    PORT MAP (
3704
    vss => vss,
3705
    vdd => vdd,
3706
    q => auxreg93,
3707
    i => auxsc632,
3708
    ck => en);
3709
  reg1_13 : sff1_x4
3710
    PORT MAP (
3711
    vss => vss,
3712
    vdd => vdd,
3713
    q => auxreg94,
3714
    i => auxsc639,
3715
    ck => en);
3716
  reg1_14 : sff1_x4
3717
    PORT MAP (
3718
    vss => vss,
3719
    vdd => vdd,
3720
    q => auxreg95,
3721
    i => auxsc646,
3722
    ck => en);
3723
  reg1_15 : sff1_x4
3724
    PORT MAP (
3725
    vss => vss,
3726
    vdd => vdd,
3727
    q => auxreg96,
3728
    i => auxsc653,
3729
    ck => en);
3730
 
3731
end VST;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.