OpenCores
URL https://opencores.org/ocsvn/test_project/test_project/trunk

Subversion Repositories test_project

[/] [test_project/] [trunk/] [rtl/] [verilog/] [components/] [ethernet/] [eth_registers.v] - Blame information for rev 31

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 18 unneback
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  eth_registers.v                                             ////
4
////                                                              ////
5
////  This file is part of the Ethernet IP core project           ////
6
////  http://www.opencores.org/projects/ethmac/                   ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Igor Mohor (igorM@opencores.org)                      ////
10
////                                                              ////
11
////  All additional information is avaliable in the Readme.txt   ////
12
////  file.                                                       ////
13
////                                                              ////
14
//////////////////////////////////////////////////////////////////////
15
////                                                              ////
16
//// Copyright (C) 2001, 2002 Authors                             ////
17
////                                                              ////
18
//// This source file may be used and distributed without         ////
19
//// restriction provided that this copyright statement is not    ////
20
//// removed from the file and that any derivative work contains  ////
21
//// the original copyright notice and the associated disclaimer. ////
22
////                                                              ////
23
//// This source file is free software; you can redistribute it   ////
24
//// and/or modify it under the terms of the GNU Lesser General   ////
25
//// Public License as published by the Free Software Foundation; ////
26
//// either version 2.1 of the License, or (at your option) any   ////
27
//// later version.                                               ////
28
////                                                              ////
29
//// This source is distributed in the hope that it will be       ////
30
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
31
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
32
//// PURPOSE.  See the GNU Lesser General Public License for more ////
33
//// details.                                                     ////
34
////                                                              ////
35
//// You should have received a copy of the GNU Lesser General    ////
36
//// Public License along with this source; if not, download it   ////
37
//// from http://www.opencores.org/lgpl.shtml                     ////
38
////                                                              ////
39
//////////////////////////////////////////////////////////////////////
40
//
41
// CVS Revision History
42
//
43
// $Log: eth_registers.v,v $
44
// Revision 1.29  2005/03/21 20:07:18  igorm
45
// Some small fixes + some troubles fixed.
46
//
47
// Revision 1.28  2004/04/26 15:26:23  igorm
48
// - Bug connected to the TX_BD_NUM_Wr signal fixed (bug came in with the
49
//   previous update of the core.
50
// - TxBDAddress is set to 0 after the TX is enabled in the MODER register.
51
// - RxBDAddress is set to r_TxBDNum<<1 after the RX is enabled in the MODER
52
//   register. (thanks to Mathias and Torbjorn)
53
// - Multicast reception was fixed. Thanks to Ulrich Gries
54
//
55
// Revision 1.27  2004/04/26 11:42:17  igorm
56
// TX_BD_NUM_Wr error fixed. Error was entered with the last check-in.
57
//
58
// Revision 1.26  2003/11/12 18:24:59  tadejm
59
// WISHBONE slave changed and tested from only 32-bit accesss to byte access.
60
//
61
// Revision 1.25  2003/04/18 16:26:25  mohor
62
// RxBDAddress was updated also when value to r_TxBDNum was written with
63
// greater value than allowed.
64
//
65
// Revision 1.24  2002/11/22 01:57:06  mohor
66
// Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
67
// synchronized.
68
//
69
// Revision 1.23  2002/11/19 18:13:49  mohor
70
// r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead.
71
//
72
// Revision 1.22  2002/11/14 18:37:20  mohor
73
// r_Rst signal does not reset any module any more and is removed from the design.
74
//
75
// Revision 1.21  2002/09/10 10:35:23  mohor
76
// Ethernet debug registers removed.
77
//
78
// Revision 1.20  2002/09/04 18:40:25  mohor
79
// ETH_TXCTRL and ETH_RXCTRL registers added. Interrupts related to
80
// the control frames connected.
81
//
82
// Revision 1.19  2002/08/19 16:01:40  mohor
83
// Only values smaller or equal to 0x80 can be written to TX_BD_NUM register.
84
// r_TxEn and r_RxEn depend on the limit values of the TX_BD_NUMOut.
85
//
86
// Revision 1.18  2002/08/16 22:28:23  mohor
87
// Syntax error fixed.
88
//
89
// Revision 1.17  2002/08/16 22:23:03  mohor
90
// Syntax error fixed.
91
//
92
// Revision 1.16  2002/08/16 22:14:22  mohor
93
// Synchronous reset added to all registers. Defines used for width. r_MiiMRst
94
// changed from bit position 10 to 9.
95
//
96
// Revision 1.15  2002/08/14 18:26:37  mohor
97
// LinkFailRegister is reflecting the status of the PHY's link fail status bit.
98
//
99
// Revision 1.14  2002/04/22 14:03:44  mohor
100
// Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
101
// or not.
102
//
103
// Revision 1.13  2002/02/26 16:18:09  mohor
104
// Reset values are passed to registers through parameters
105
//
106
// Revision 1.12  2002/02/17 13:23:42  mohor
107
// Define missmatch fixed.
108
//
109
// Revision 1.11  2002/02/16 14:03:44  mohor
110
// Registered trimmed. Unused registers removed.
111
//
112
// Revision 1.10  2002/02/15 11:08:25  mohor
113
// File format fixed a bit.
114
//
115
// Revision 1.9  2002/02/14 20:19:41  billditt
116
// Modified for Address Checking,
117
// addition of eth_addrcheck.v
118
//
119
// Revision 1.8  2002/02/12 17:01:19  mohor
120
// HASH0 and HASH1 registers added. 
121
 
122
// Revision 1.7  2002/01/23 10:28:16  mohor
123
// Link in the header changed.
124
//
125
// Revision 1.6  2001/12/05 15:00:16  mohor
126
// RX_BD_NUM changed to TX_BD_NUM (holds number of TX descriptors
127
// instead of the number of RX descriptors).
128
//
129
// Revision 1.5  2001/12/05 10:22:19  mohor
130
// ETH_RX_BD_ADR register deleted. ETH_RX_BD_NUM is used instead.
131
//
132
// Revision 1.4  2001/10/19 08:43:51  mohor
133
// eth_timescale.v changed to timescale.v This is done because of the
134
// simulation of the few cores in a one joined project.
135
//
136
// Revision 1.3  2001/10/18 12:07:11  mohor
137
// Status signals changed, Adress decoding changed, interrupt controller
138
// added.
139
//
140
// Revision 1.2  2001/09/24 15:02:56  mohor
141
// Defines changed (All precede with ETH_). Small changes because some
142
// tools generate warnings when two operands are together. Synchronization
143
// between two clocks domains in eth_wishbonedma.v is changed (due to ASIC
144
// demands).
145
//
146
// Revision 1.1  2001/08/06 14:44:29  mohor
147
// A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
148
// Include files fixed to contain no path.
149
// File names and module names changed ta have a eth_ prologue in the name.
150
// File eth_timescale.v is used to define timescale
151
// All pin names on the top module are changed to contain _I, _O or _OE at the end.
152
// Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
153
// and Mdo_OE. The bidirectional signal must be created on the top level. This
154
// is done due to the ASIC tools.
155
//
156
// Revision 1.2  2001/08/02 09:25:31  mohor
157
// Unconnected signals are now connected.
158
//
159
// Revision 1.1  2001/07/30 21:23:42  mohor
160
// Directory structure changed. Files checked and joind together.
161
//
162
//
163
//
164
//
165
//
166
//
167
 
168
`include "eth_defines.v"
169
`include "timescale.v"
170
 
171
 
172
module eth_registers( DataIn, Address, Rw, Cs, Clk, Reset, DataOut,
173
                      r_RecSmall, r_Pad, r_HugEn, r_CrcEn, r_DlyCrcEn,
174
                      r_FullD, r_ExDfrEn, r_NoBckof, r_LoopBck, r_IFG,
175
                      r_Pro, r_Iam, r_Bro, r_NoPre, r_TxEn, r_RxEn,
176
                      TxB_IRQ, TxE_IRQ, RxB_IRQ, RxE_IRQ, Busy_IRQ,
177
                      r_IPGT, r_IPGR1, r_IPGR2, r_MinFL, r_MaxFL, r_MaxRet,
178
                      r_CollValid, r_TxFlow, r_RxFlow, r_PassAll,
179
                      r_MiiNoPre, r_ClkDiv, r_WCtrlData, r_RStat, r_ScanStat,
180
                      r_RGAD, r_FIAD, r_CtrlData, NValid_stat, Busy_stat,
181
                      LinkFail, r_MAC, WCtrlDataStart, RStatStart,
182
                      UpdateMIIRX_DATAReg, Prsd, r_TxBDNum, int_o,
183
                      r_HASH0, r_HASH1, r_TxPauseTV, r_TxPauseRq, RstTxPauseRq, TxCtrlEndFrm,
184
                      StartTxDone, TxClk, RxClk, SetPauseTimer
185
                    );
186
 
187
parameter Tp = 1;
188
 
189
input [31:0] DataIn;
190
input [7:0] Address;
191
 
192
input Rw;
193
input [3:0] Cs;
194
input Clk;
195
input Reset;
196
 
197
input WCtrlDataStart;
198
input RStatStart;
199
 
200
input UpdateMIIRX_DATAReg;
201
input [15:0] Prsd;
202
 
203
output [31:0] DataOut;
204
reg    [31:0] DataOut;
205
 
206
output r_RecSmall;
207
output r_Pad;
208
output r_HugEn;
209
output r_CrcEn;
210
output r_DlyCrcEn;
211
output r_FullD;
212
output r_ExDfrEn;
213
output r_NoBckof;
214
output r_LoopBck;
215
output r_IFG;
216
output r_Pro;
217
output r_Iam;
218
output r_Bro;
219
output r_NoPre;
220
output r_TxEn;
221
output r_RxEn;
222
output [31:0] r_HASH0;
223
output [31:0] r_HASH1;
224
 
225
input TxB_IRQ;
226
input TxE_IRQ;
227
input RxB_IRQ;
228
input RxE_IRQ;
229
input Busy_IRQ;
230
 
231
output [6:0] r_IPGT;
232
 
233
output [6:0] r_IPGR1;
234
 
235
output [6:0] r_IPGR2;
236
 
237
output [15:0] r_MinFL;
238
output [15:0] r_MaxFL;
239
 
240
output [3:0] r_MaxRet;
241
output [5:0] r_CollValid;
242
 
243
output r_TxFlow;
244
output r_RxFlow;
245
output r_PassAll;
246
 
247
output r_MiiNoPre;
248
output [7:0] r_ClkDiv;
249
 
250
output r_WCtrlData;
251
output r_RStat;
252
output r_ScanStat;
253
 
254
output [4:0] r_RGAD;
255
output [4:0] r_FIAD;
256
 
257
output [15:0]r_CtrlData;
258
 
259
 
260
input NValid_stat;
261
input Busy_stat;
262
input LinkFail;
263
 
264
output [47:0]r_MAC;
265
output [7:0] r_TxBDNum;
266
output       int_o;
267
output [15:0]r_TxPauseTV;
268
output       r_TxPauseRq;
269
input        RstTxPauseRq;
270
input        TxCtrlEndFrm;
271
input        StartTxDone;
272
input        TxClk;
273
input        RxClk;
274
input        SetPauseTimer;
275
 
276
reg          irq_txb;
277
reg          irq_txe;
278
reg          irq_rxb;
279
reg          irq_rxe;
280
reg          irq_busy;
281
reg          irq_txc;
282
reg          irq_rxc;
283
 
284
reg SetTxCIrq_txclk;
285
reg SetTxCIrq_sync1, SetTxCIrq_sync2, SetTxCIrq_sync3;
286
reg SetTxCIrq;
287
reg ResetTxCIrq_sync1, ResetTxCIrq_sync2;
288
 
289
reg SetRxCIrq_rxclk;
290
reg SetRxCIrq_sync1, SetRxCIrq_sync2, SetRxCIrq_sync3;
291
reg SetRxCIrq;
292
reg ResetRxCIrq_sync1;
293
reg ResetRxCIrq_sync2;
294
reg ResetRxCIrq_sync3;
295
 
296
wire [3:0] Write =   Cs  & {4{Rw}};
297
wire       Read  = (|Cs) &   ~Rw;
298
 
299
wire MODER_Sel      = (Address == `ETH_MODER_ADR       );
300
wire INT_SOURCE_Sel = (Address == `ETH_INT_SOURCE_ADR  );
301
wire INT_MASK_Sel   = (Address == `ETH_INT_MASK_ADR    );
302
wire IPGT_Sel       = (Address == `ETH_IPGT_ADR        );
303
wire IPGR1_Sel      = (Address == `ETH_IPGR1_ADR       );
304
wire IPGR2_Sel      = (Address == `ETH_IPGR2_ADR       );
305
wire PACKETLEN_Sel  = (Address == `ETH_PACKETLEN_ADR   );
306
wire COLLCONF_Sel   = (Address == `ETH_COLLCONF_ADR    );
307
 
308
wire CTRLMODER_Sel  = (Address == `ETH_CTRLMODER_ADR   );
309
wire MIIMODER_Sel   = (Address == `ETH_MIIMODER_ADR    );
310
wire MIICOMMAND_Sel = (Address == `ETH_MIICOMMAND_ADR  );
311
wire MIIADDRESS_Sel = (Address == `ETH_MIIADDRESS_ADR  );
312
wire MIITX_DATA_Sel = (Address == `ETH_MIITX_DATA_ADR  );
313
wire MAC_ADDR0_Sel  = (Address == `ETH_MAC_ADDR0_ADR   );
314
wire MAC_ADDR1_Sel  = (Address == `ETH_MAC_ADDR1_ADR   );
315
wire HASH0_Sel      = (Address == `ETH_HASH0_ADR       );
316
wire HASH1_Sel      = (Address == `ETH_HASH1_ADR       );
317
wire TXCTRL_Sel     = (Address == `ETH_TX_CTRL_ADR     );
318
wire RXCTRL_Sel     = (Address == `ETH_RX_CTRL_ADR     );
319
wire TX_BD_NUM_Sel  = (Address == `ETH_TX_BD_NUM_ADR   );
320
 
321
 
322
wire [2:0] MODER_Wr;
323
wire [0:0] INT_SOURCE_Wr;
324
wire [0:0] INT_MASK_Wr;
325
wire [0:0] IPGT_Wr;
326
wire [0:0] IPGR1_Wr;
327
wire [0:0] IPGR2_Wr;
328
wire [3:0] PACKETLEN_Wr;
329
wire [2:0] COLLCONF_Wr;
330
wire [0:0] CTRLMODER_Wr;
331
wire [1:0] MIIMODER_Wr;
332
wire [0:0] MIICOMMAND_Wr;
333
wire [1:0] MIIADDRESS_Wr;
334
wire [1:0] MIITX_DATA_Wr;
335
wire       MIIRX_DATA_Wr;
336
wire [3:0] MAC_ADDR0_Wr;
337
wire [1:0] MAC_ADDR1_Wr;
338
wire [3:0] HASH0_Wr;
339
wire [3:0] HASH1_Wr;
340
wire [2:0] TXCTRL_Wr;
341
wire [0:0] TX_BD_NUM_Wr;
342
 
343
assign MODER_Wr[0]       = Write[0]  & MODER_Sel;
344
assign MODER_Wr[1]       = Write[1]  & MODER_Sel;
345
assign MODER_Wr[2]       = Write[2]  & MODER_Sel;
346
assign INT_SOURCE_Wr[0]  = Write[0]  & INT_SOURCE_Sel;
347
assign INT_MASK_Wr[0]    = Write[0]  & INT_MASK_Sel;
348
assign IPGT_Wr[0]        = Write[0]  & IPGT_Sel;
349
assign IPGR1_Wr[0]       = Write[0]  & IPGR1_Sel;
350
assign IPGR2_Wr[0]       = Write[0]  & IPGR2_Sel;
351
assign PACKETLEN_Wr[0]   = Write[0]  & PACKETLEN_Sel;
352
assign PACKETLEN_Wr[1]   = Write[1]  & PACKETLEN_Sel;
353
assign PACKETLEN_Wr[2]   = Write[2]  & PACKETLEN_Sel;
354
assign PACKETLEN_Wr[3]   = Write[3]  & PACKETLEN_Sel;
355
assign COLLCONF_Wr[0]    = Write[0]  & COLLCONF_Sel;
356
assign COLLCONF_Wr[1]    = 1'b0;  // Not used
357
assign COLLCONF_Wr[2]    = Write[2]  & COLLCONF_Sel;
358
 
359
assign CTRLMODER_Wr[0]   = Write[0]  & CTRLMODER_Sel;
360
assign MIIMODER_Wr[0]    = Write[0]  & MIIMODER_Sel;
361
assign MIIMODER_Wr[1]    = Write[1]  & MIIMODER_Sel;
362
assign MIICOMMAND_Wr[0]  = Write[0]  & MIICOMMAND_Sel;
363
assign MIIADDRESS_Wr[0]  = Write[0]  & MIIADDRESS_Sel;
364
assign MIIADDRESS_Wr[1]  = Write[1]  & MIIADDRESS_Sel;
365
assign MIITX_DATA_Wr[0]  = Write[0]  & MIITX_DATA_Sel;
366
assign MIITX_DATA_Wr[1]  = Write[1]  & MIITX_DATA_Sel;
367
assign MIIRX_DATA_Wr     = UpdateMIIRX_DATAReg;
368
assign MAC_ADDR0_Wr[0]   = Write[0]  & MAC_ADDR0_Sel;
369
assign MAC_ADDR0_Wr[1]   = Write[1]  & MAC_ADDR0_Sel;
370
assign MAC_ADDR0_Wr[2]   = Write[2]  & MAC_ADDR0_Sel;
371
assign MAC_ADDR0_Wr[3]   = Write[3]  & MAC_ADDR0_Sel;
372
assign MAC_ADDR1_Wr[0]   = Write[0]  & MAC_ADDR1_Sel;
373
assign MAC_ADDR1_Wr[1]   = Write[1]  & MAC_ADDR1_Sel;
374
assign HASH0_Wr[0]       = Write[0]  & HASH0_Sel;
375
assign HASH0_Wr[1]       = Write[1]  & HASH0_Sel;
376
assign HASH0_Wr[2]       = Write[2]  & HASH0_Sel;
377
assign HASH0_Wr[3]       = Write[3]  & HASH0_Sel;
378
assign HASH1_Wr[0]       = Write[0]  & HASH1_Sel;
379
assign HASH1_Wr[1]       = Write[1]  & HASH1_Sel;
380
assign HASH1_Wr[2]       = Write[2]  & HASH1_Sel;
381
assign HASH1_Wr[3]       = Write[3]  & HASH1_Sel;
382
assign TXCTRL_Wr[0]      = Write[0]  & TXCTRL_Sel;
383
assign TXCTRL_Wr[1]      = Write[1]  & TXCTRL_Sel;
384
assign TXCTRL_Wr[2]      = Write[2]  & TXCTRL_Sel;
385
assign TX_BD_NUM_Wr[0]   = Write[0]  & TX_BD_NUM_Sel & (DataIn<='h80);
386
 
387
 
388
 
389
wire [31:0] MODEROut;
390
wire [31:0] INT_SOURCEOut;
391
wire [31:0] INT_MASKOut;
392
wire [31:0] IPGTOut;
393
wire [31:0] IPGR1Out;
394
wire [31:0] IPGR2Out;
395
wire [31:0] PACKETLENOut;
396
wire [31:0] COLLCONFOut;
397
wire [31:0] CTRLMODEROut;
398
wire [31:0] MIIMODEROut;
399
wire [31:0] MIICOMMANDOut;
400
wire [31:0] MIIADDRESSOut;
401
wire [31:0] MIITX_DATAOut;
402
wire [31:0] MIIRX_DATAOut;
403
wire [31:0] MIISTATUSOut;
404
wire [31:0] MAC_ADDR0Out;
405
wire [31:0] MAC_ADDR1Out;
406
wire [31:0] TX_BD_NUMOut;
407
wire [31:0] HASH0Out;
408
wire [31:0] HASH1Out;
409
wire [31:0] TXCTRLOut;
410
 
411
// MODER Register
412
eth_register #(`ETH_MODER_WIDTH_0, `ETH_MODER_DEF_0)        MODER_0
413
  (
414
   .DataIn    (DataIn[`ETH_MODER_WIDTH_0 - 1:0]),
415
   .DataOut   (MODEROut[`ETH_MODER_WIDTH_0 - 1:0]),
416
   .Write     (MODER_Wr[0]),
417
   .Clk       (Clk),
418
   .Reset     (Reset)
419
  );
420
eth_register #(`ETH_MODER_WIDTH_1, `ETH_MODER_DEF_1)        MODER_1
421
  (
422
   .DataIn    (DataIn[`ETH_MODER_WIDTH_1 + 7:8]),
423
   .DataOut   (MODEROut[`ETH_MODER_WIDTH_1 + 7:8]),
424
   .Write     (MODER_Wr[1]),
425
   .Clk       (Clk),
426
   .Reset     (Reset)
427
  );
428
eth_register #(`ETH_MODER_WIDTH_2, `ETH_MODER_DEF_2)        MODER_2
429
  (
430
   .DataIn    (DataIn[`ETH_MODER_WIDTH_2 + 15:16]),
431
   .DataOut   (MODEROut[`ETH_MODER_WIDTH_2 + 15:16]),
432
   .Write     (MODER_Wr[2]),
433
   .Clk       (Clk),
434
   .Reset     (Reset)
435
  );
436
assign MODEROut[31:`ETH_MODER_WIDTH_2 + 16] = 0;
437
 
438
// INT_MASK Register
439
eth_register #(`ETH_INT_MASK_WIDTH_0, `ETH_INT_MASK_DEF_0)  INT_MASK_0
440
  (
441
   .DataIn    (DataIn[`ETH_INT_MASK_WIDTH_0 - 1:0]),
442
   .DataOut   (INT_MASKOut[`ETH_INT_MASK_WIDTH_0 - 1:0]),
443
   .Write     (INT_MASK_Wr[0]),
444
   .Clk       (Clk),
445
   .Reset     (Reset)
446
  );
447
assign INT_MASKOut[31:`ETH_INT_MASK_WIDTH_0] = 0;
448
`ifdef ETH_IPGT
449
   assign IPGTOut[`ETH_IPGT_WIDTH_0 - 1:0] = `ETH_IPGT_DEF_0;
450
`else
451
// IPGT Register
452
eth_register #(`ETH_IPGT_WIDTH_0, `ETH_IPGT_DEF_0)          IPGT_0
453
  (
454
   .DataIn    (DataIn[`ETH_IPGT_WIDTH_0 - 1:0]),
455
   .DataOut   (IPGTOut[`ETH_IPGT_WIDTH_0 - 1:0]),
456
   .Write     (IPGT_Wr[0]),
457
   .Clk       (Clk),
458
   .Reset     (Reset)
459
  );
460
`endif
461
assign IPGTOut[31:`ETH_IPGT_WIDTH_0] = 0;
462
`ifdef ETH_IPGR1
463
   assign IPGR1Out[`ETH_IPGR1_WIDTH_0 - 1:0] = `ETH_IPGR1_DEF_0;
464
`else
465
// IPGR1 Register
466
eth_register #(`ETH_IPGR1_WIDTH_0, `ETH_IPGR1_DEF_0)        IPGR1_0
467
  (
468
   .DataIn    (DataIn[`ETH_IPGR1_WIDTH_0 - 1:0]),
469
   .DataOut   (IPGR1Out[`ETH_IPGR1_WIDTH_0 - 1:0]),
470
   .Write     (IPGR1_Wr[0]),
471
   .Clk       (Clk),
472
   .Reset     (Reset)
473
  );
474
`endif
475
assign IPGR1Out[31:`ETH_IPGR1_WIDTH_0] = 0;
476
 
477
`ifdef ETH_IPGR2
478
   assign IPGR2Out[`ETH_IPGR2_WIDTH_0 - 1:0] = `ETH_IPGR2_DEF_0;
479
`else
480
// IPGR2 Register
481
eth_register #(`ETH_IPGR2_WIDTH_0, `ETH_IPGR2_DEF_0)        IPGR2_0
482
  (
483
   .DataIn    (DataIn[`ETH_IPGR2_WIDTH_0 - 1:0]),
484
   .DataOut   (IPGR2Out[`ETH_IPGR2_WIDTH_0 - 1:0]),
485
   .Write     (IPGR2_Wr[0]),
486
   .Clk       (Clk),
487
   .Reset     (Reset)
488
  );
489
`endif
490
assign IPGR2Out[31:`ETH_IPGR2_WIDTH_0] = 0;
491
 
492
`ifdef ETH_PACKETLEN
493
   assign PACKETLENOut = {`ETH_PACKETLEN_DEF_3,`ETH_PACKETLEN_DEF_2,`ETH_PACKETLEN_DEF_1,`ETH_PACKETLEN_DEF_0};
494
`else
495
// PACKETLEN Register
496
eth_register #(`ETH_PACKETLEN_WIDTH_0, `ETH_PACKETLEN_DEF_0) PACKETLEN_0
497
  (
498
   .DataIn    (DataIn[`ETH_PACKETLEN_WIDTH_0 - 1:0]),
499
   .DataOut   (PACKETLENOut[`ETH_PACKETLEN_WIDTH_0 - 1:0]),
500
   .Write     (PACKETLEN_Wr[0]),
501
   .Clk       (Clk),
502
   .Reset     (Reset)
503
  );
504
eth_register #(`ETH_PACKETLEN_WIDTH_1, `ETH_PACKETLEN_DEF_1) PACKETLEN_1
505
  (
506
   .DataIn    (DataIn[`ETH_PACKETLEN_WIDTH_1 + 7:8]),
507
   .DataOut   (PACKETLENOut[`ETH_PACKETLEN_WIDTH_1 + 7:8]),
508
   .Write     (PACKETLEN_Wr[1]),
509
   .Clk       (Clk),
510
   .Reset     (Reset)
511
  );
512
eth_register #(`ETH_PACKETLEN_WIDTH_2, `ETH_PACKETLEN_DEF_2) PACKETLEN_2
513
  (
514
   .DataIn    (DataIn[`ETH_PACKETLEN_WIDTH_2 + 15:16]),
515
   .DataOut   (PACKETLENOut[`ETH_PACKETLEN_WIDTH_2 + 15:16]),
516
   .Write     (PACKETLEN_Wr[2]),
517
   .Clk       (Clk),
518
   .Reset     (Reset)
519
  );
520
eth_register #(`ETH_PACKETLEN_WIDTH_3, `ETH_PACKETLEN_DEF_3) PACKETLEN_3
521
  (
522
   .DataIn    (DataIn[`ETH_PACKETLEN_WIDTH_3 + 23:24]),
523
   .DataOut   (PACKETLENOut[`ETH_PACKETLEN_WIDTH_3 + 23:24]),
524
   .Write     (PACKETLEN_Wr[3]),
525
   .Clk       (Clk),
526
   .Reset     (Reset)
527
  );
528
`endif // !`ifdef
529
 
530
`ifdef ETH_COLLCONF
531
   assign COLLCONFOut[`ETH_COLLCONF_WIDTH_0 - 1:0] = `ETH_COLLCONF_DEF_0;
532
   assign COLLCONFOut[`ETH_COLLCONF_WIDTH_2 + 15:16] = `ETH_COLLCONF_DEF_2;
533
`else
534
// COLLCONF Register
535
eth_register #(`ETH_COLLCONF_WIDTH_0, `ETH_COLLCONF_DEF_0)   COLLCONF_0
536
  (
537
   .DataIn    (DataIn[`ETH_COLLCONF_WIDTH_0 - 1:0]),
538
   .DataOut   (COLLCONFOut[`ETH_COLLCONF_WIDTH_0 - 1:0]),
539
   .Write     (COLLCONF_Wr[0]),
540
   .Clk       (Clk),
541
   .Reset     (Reset)
542
  );
543
eth_register #(`ETH_COLLCONF_WIDTH_2, `ETH_COLLCONF_DEF_2)   COLLCONF_2
544
  (
545
   .DataIn    (DataIn[`ETH_COLLCONF_WIDTH_2 + 15:16]),
546
   .DataOut   (COLLCONFOut[`ETH_COLLCONF_WIDTH_2 + 15:16]),
547
   .Write     (COLLCONF_Wr[2]),
548
   .Clk       (Clk),
549
   .Reset     (Reset)
550
  );
551
`endif
552
assign COLLCONFOut[15:`ETH_COLLCONF_WIDTH_0] = 0;
553
assign COLLCONFOut[31:`ETH_COLLCONF_WIDTH_2 + 16] = 0;
554
 
555
// TX_BD_NUM Register
556
eth_register #(`ETH_TX_BD_NUM_WIDTH_0, `ETH_TX_BD_NUM_DEF_0) TX_BD_NUM_0
557
  (
558
   .DataIn    (DataIn[`ETH_TX_BD_NUM_WIDTH_0 - 1:0]),
559
   .DataOut   (TX_BD_NUMOut[`ETH_TX_BD_NUM_WIDTH_0 - 1:0]),
560
   .Write     (TX_BD_NUM_Wr[0]),
561
   .Clk       (Clk),
562
   .Reset     (Reset)
563
  );
564
assign TX_BD_NUMOut[31:`ETH_TX_BD_NUM_WIDTH_0] = 0;
565
 
566
// CTRLMODER Register
567
eth_register #(`ETH_CTRLMODER_WIDTH_0, `ETH_CTRLMODER_DEF_0)  CTRLMODER_0
568
  (
569
   .DataIn    (DataIn[`ETH_CTRLMODER_WIDTH_0 - 1:0]),
570
   .DataOut   (CTRLMODEROut[`ETH_CTRLMODER_WIDTH_0 - 1:0]),
571
   .Write     (CTRLMODER_Wr[0]),
572
   .Clk       (Clk),
573
   .Reset     (Reset)
574
  );
575
assign CTRLMODEROut[31:`ETH_CTRLMODER_WIDTH_0] = 0;
576
 
577
// MIIMODER Register
578
eth_register #(`ETH_MIIMODER_WIDTH_0, `ETH_MIIMODER_DEF_0)    MIIMODER_0
579
  (
580
   .DataIn    (DataIn[`ETH_MIIMODER_WIDTH_0 - 1:0]),
581
   .DataOut   (MIIMODEROut[`ETH_MIIMODER_WIDTH_0 - 1:0]),
582
   .Write     (MIIMODER_Wr[0]),
583
   .Clk       (Clk),
584
   .Reset     (Reset)
585
  );
586
eth_register #(`ETH_MIIMODER_WIDTH_1, `ETH_MIIMODER_DEF_1)    MIIMODER_1
587
  (
588
   .DataIn    (DataIn[`ETH_MIIMODER_WIDTH_1 + 7:8]),
589
   .DataOut   (MIIMODEROut[`ETH_MIIMODER_WIDTH_1 + 7:8]),
590
   .Write     (MIIMODER_Wr[1]),
591
   .Clk       (Clk),
592
   .Reset     (Reset)
593
  );
594
assign MIIMODEROut[31:`ETH_MIIMODER_WIDTH_1 + 8] = 0;
595
 
596
// MIICOMMAND Register
597
eth_register #(1, 0)                                      MIICOMMAND0
598
  (
599
   .DataIn    (DataIn[0]),
600
   .DataOut   (MIICOMMANDOut[0]),
601
   .Write     (MIICOMMAND_Wr[0]),
602
   .Clk       (Clk),
603
   .Reset     (Reset)
604
  );
605
eth_register #(1, 0)                                      MIICOMMAND1
606
  (
607
   .DataIn    (DataIn[1]),
608
   .DataOut   (MIICOMMANDOut[1]),
609
   .Write     (MIICOMMAND_Wr[0]),
610
   .Clk       (Clk),
611
   .Reset     (Reset)
612
  );
613
eth_register #(1, 0)                                      MIICOMMAND2
614
  (
615
   .DataIn    (DataIn[2]),
616
   .DataOut   (MIICOMMANDOut[2]),
617
   .Write     (MIICOMMAND_Wr[0]),
618
   .Clk       (Clk),
619
   .Reset     (Reset)
620
  );
621
assign MIICOMMANDOut[31:`ETH_MIICOMMAND_WIDTH_0] = 29'h0;
622
 
623
// MIIADDRESSRegister
624
eth_register #(`ETH_MIIADDRESS_WIDTH_0, `ETH_MIIADDRESS_DEF_0) MIIADDRESS_0
625
  (
626
   .DataIn    (DataIn[`ETH_MIIADDRESS_WIDTH_0 - 1:0]),
627
   .DataOut   (MIIADDRESSOut[`ETH_MIIADDRESS_WIDTH_0 - 1:0]),
628
   .Write     (MIIADDRESS_Wr[0]),
629
   .Clk       (Clk),
630
   .Reset     (Reset)
631
  );
632
eth_register #(`ETH_MIIADDRESS_WIDTH_1, `ETH_MIIADDRESS_DEF_1) MIIADDRESS_1
633
  (
634
   .DataIn    (DataIn[`ETH_MIIADDRESS_WIDTH_1 + 7:8]),
635
   .DataOut   (MIIADDRESSOut[`ETH_MIIADDRESS_WIDTH_1 + 7:8]),
636
   .Write     (MIIADDRESS_Wr[1]),
637
   .Clk       (Clk),
638
   .Reset     (Reset)
639
  );
640
assign MIIADDRESSOut[7:`ETH_MIIADDRESS_WIDTH_0] = 0;
641
assign MIIADDRESSOut[31:`ETH_MIIADDRESS_WIDTH_1 + 8] = 0;
642
 
643
// MIITX_DATA Register
644
eth_register #(`ETH_MIITX_DATA_WIDTH_0, `ETH_MIITX_DATA_DEF_0) MIITX_DATA_0
645
  (
646
   .DataIn    (DataIn[`ETH_MIITX_DATA_WIDTH_0 - 1:0]),
647
   .DataOut   (MIITX_DATAOut[`ETH_MIITX_DATA_WIDTH_0 - 1:0]),
648
   .Write     (MIITX_DATA_Wr[0]),
649
   .Clk       (Clk),
650
   .Reset     (Reset)
651
  );
652
eth_register #(`ETH_MIITX_DATA_WIDTH_1, `ETH_MIITX_DATA_DEF_1) MIITX_DATA_1
653
  (
654
   .DataIn    (DataIn[`ETH_MIITX_DATA_WIDTH_1 + 7:8]),
655
   .DataOut   (MIITX_DATAOut[`ETH_MIITX_DATA_WIDTH_1 + 7:8]),
656
   .Write     (MIITX_DATA_Wr[1]),
657
   .Clk       (Clk),
658
   .Reset     (Reset)
659
  );
660
assign MIITX_DATAOut[31:`ETH_MIITX_DATA_WIDTH_1 + 8] = 0;
661
 
662
// MIIRX_DATA Register
663
eth_register #(`ETH_MIIRX_DATA_WIDTH, `ETH_MIIRX_DATA_DEF) MIIRX_DATA
664
  (
665
   .DataIn    (Prsd[`ETH_MIIRX_DATA_WIDTH-1:0]),
666
   .DataOut   (MIIRX_DATAOut[`ETH_MIIRX_DATA_WIDTH-1:0]),
667
   .Write     (MIIRX_DATA_Wr), // not written from WB
668
   .Clk       (Clk),
669
   .Reset     (Reset)
670
  );
671
assign MIIRX_DATAOut[31:`ETH_MIIRX_DATA_WIDTH] = 0;
672
 
673
`ifdef ETH_MAC_ADDR
674
   assign MAC_ADDR0Out = {`ETH_MAC_ADDR0_DEF_3,`ETH_MAC_ADDR0_DEF_2,`ETH_MAC_ADDR0_DEF_1,`ETH_MAC_ADDR0_DEF_0};
675
   assign MAC_ADDR1Out = {16'h0,`ETH_MAC_ADDR1_DEF_1,`ETH_MAC_ADDR1_DEF_0};
676
`else
677
// MAC_ADDR0 Register
678
eth_register #(`ETH_MAC_ADDR0_WIDTH_0, `ETH_MAC_ADDR0_DEF_0)  MAC_ADDR0_0
679
  (
680
   .DataIn    (DataIn[`ETH_MAC_ADDR0_WIDTH_0 - 1:0]),
681
   .DataOut   (MAC_ADDR0Out[`ETH_MAC_ADDR0_WIDTH_0 - 1:0]),
682
   .Write     (MAC_ADDR0_Wr[0]),
683
   .Clk       (Clk),
684
   .Reset     (Reset)
685
  );
686
eth_register #(`ETH_MAC_ADDR0_WIDTH_1, `ETH_MAC_ADDR0_DEF_1)  MAC_ADDR0_1
687
  (
688
   .DataIn    (DataIn[`ETH_MAC_ADDR0_WIDTH_1 + 7:8]),
689
   .DataOut   (MAC_ADDR0Out[`ETH_MAC_ADDR0_WIDTH_1 + 7:8]),
690
   .Write     (MAC_ADDR0_Wr[1]),
691
   .Clk       (Clk),
692
   .Reset     (Reset)
693
  );
694
eth_register #(`ETH_MAC_ADDR0_WIDTH_2, `ETH_MAC_ADDR0_DEF_2)  MAC_ADDR0_2
695
  (
696
   .DataIn    (DataIn[`ETH_MAC_ADDR0_WIDTH_2 + 15:16]),
697
   .DataOut   (MAC_ADDR0Out[`ETH_MAC_ADDR0_WIDTH_2 + 15:16]),
698
   .Write     (MAC_ADDR0_Wr[2]),
699
   .Clk       (Clk),
700
   .Reset     (Reset)
701
  );
702
eth_register #(`ETH_MAC_ADDR0_WIDTH_3, `ETH_MAC_ADDR0_DEF_3)  MAC_ADDR0_3
703
  (
704
   .DataIn    (DataIn[`ETH_MAC_ADDR0_WIDTH_3 + 23:24]),
705
   .DataOut   (MAC_ADDR0Out[`ETH_MAC_ADDR0_WIDTH_3 + 23:24]),
706
   .Write     (MAC_ADDR0_Wr[3]),
707
   .Clk       (Clk),
708
   .Reset     (Reset)
709
  );
710
 
711
// MAC_ADDR1 Register
712
eth_register #(`ETH_MAC_ADDR1_WIDTH_0, `ETH_MAC_ADDR1_DEF_0)  MAC_ADDR1_0
713
  (
714
   .DataIn    (DataIn[`ETH_MAC_ADDR1_WIDTH_0 - 1:0]),
715
   .DataOut   (MAC_ADDR1Out[`ETH_MAC_ADDR1_WIDTH_0 - 1:0]),
716
   .Write     (MAC_ADDR1_Wr[0]),
717
   .Clk       (Clk),
718
   .Reset     (Reset)
719
  );
720
eth_register #(`ETH_MAC_ADDR1_WIDTH_1, `ETH_MAC_ADDR1_DEF_1)  MAC_ADDR1_1
721
  (
722
   .DataIn    (DataIn[`ETH_MAC_ADDR1_WIDTH_1 + 7:8]),
723
   .DataOut   (MAC_ADDR1Out[`ETH_MAC_ADDR1_WIDTH_1 + 7:8]),
724
   .Write     (MAC_ADDR1_Wr[1]),
725
   .Clk       (Clk),
726
   .Reset     (Reset)
727
  );
728
assign MAC_ADDR1Out[31:`ETH_MAC_ADDR1_WIDTH_1 + 8] = 0;
729
`endif // !`ifdef ETH_MAC_ADDR
730
`ifdef ETH_HASH0
731
   assign HASH0Out = {`ETH_HASH0_DEF_3,`ETH_HASH0_DEF_2,`ETH_HASH0_DEF_1,`ETH_HASH0_DEF_0};
732
`else
733
// RXHASH0 Register
734
eth_register #(`ETH_HASH0_WIDTH_0, `ETH_HASH0_DEF_0)          RXHASH0_0
735
  (
736
   .DataIn    (DataIn[`ETH_HASH0_WIDTH_0 - 1:0]),
737
   .DataOut   (HASH0Out[`ETH_HASH0_WIDTH_0 - 1:0]),
738
   .Write     (HASH0_Wr[0]),
739
   .Clk       (Clk),
740
   .Reset     (Reset)
741
  );
742
eth_register #(`ETH_HASH0_WIDTH_1, `ETH_HASH0_DEF_1)          RXHASH0_1
743
  (
744
   .DataIn    (DataIn[`ETH_HASH0_WIDTH_1 + 7:8]),
745
   .DataOut   (HASH0Out[`ETH_HASH0_WIDTH_1 + 7:8]),
746
   .Write     (HASH0_Wr[1]),
747
   .Clk       (Clk),
748
   .Reset     (Reset)
749
  );
750
eth_register #(`ETH_HASH0_WIDTH_2, `ETH_HASH0_DEF_2)          RXHASH0_2
751
  (
752
   .DataIn    (DataIn[`ETH_HASH0_WIDTH_2 + 15:16]),
753
   .DataOut   (HASH0Out[`ETH_HASH0_WIDTH_2 + 15:16]),
754
   .Write     (HASH0_Wr[2]),
755
   .Clk       (Clk),
756
   .Reset     (Reset)
757
  );
758
eth_register #(`ETH_HASH0_WIDTH_3, `ETH_HASH0_DEF_3)          RXHASH0_3
759
  (
760
   .DataIn    (DataIn[`ETH_HASH0_WIDTH_3 + 23:24]),
761
   .DataOut   (HASH0Out[`ETH_HASH0_WIDTH_3 + 23:24]),
762
   .Write     (HASH0_Wr[3]),
763
   .Clk       (Clk),
764
   .Reset     (Reset)
765
  );
766
`endif // !`ifdef ETH_HASH0
767
`ifdef ETH_HASH1
768
   assign HASH1Out = {`ETH_HASH1_DEF_3,`ETH_HASH1_DEF_2,`ETH_HASH1_DEF_1,`ETH_HASH1_DEF_0};
769
`else
770
// RXHASH1 Register
771
eth_register #(`ETH_HASH1_WIDTH_0, `ETH_HASH1_DEF_0)          RXHASH1_0
772
  (
773
   .DataIn    (DataIn[`ETH_HASH1_WIDTH_0 - 1:0]),
774
   .DataOut   (HASH1Out[`ETH_HASH1_WIDTH_0 - 1:0]),
775
   .Write     (HASH1_Wr[0]),
776
   .Clk       (Clk),
777
   .Reset     (Reset)
778
  );
779
eth_register #(`ETH_HASH1_WIDTH_1, `ETH_HASH1_DEF_1)          RXHASH1_1
780
  (
781
   .DataIn    (DataIn[`ETH_HASH1_WIDTH_1 + 7:8]),
782
   .DataOut   (HASH1Out[`ETH_HASH1_WIDTH_1 + 7:8]),
783
   .Write     (HASH1_Wr[1]),
784
   .Clk       (Clk),
785
   .Reset     (Reset)
786
  );
787
eth_register #(`ETH_HASH1_WIDTH_2, `ETH_HASH1_DEF_2)          RXHASH1_2
788
  (
789
   .DataIn    (DataIn[`ETH_HASH1_WIDTH_2 + 15:16]),
790
   .DataOut   (HASH1Out[`ETH_HASH1_WIDTH_2 + 15:16]),
791
   .Write     (HASH1_Wr[2]),
792
   .Clk       (Clk),
793
   .Reset     (Reset)
794
  );
795
eth_register #(`ETH_HASH1_WIDTH_3, `ETH_HASH1_DEF_3)          RXHASH1_3
796
  (
797
   .DataIn    (DataIn[`ETH_HASH1_WIDTH_3 + 23:24]),
798
   .DataOut   (HASH1Out[`ETH_HASH1_WIDTH_3 + 23:24]),
799
   .Write     (HASH1_Wr[3]),
800
   .Clk       (Clk),
801
   .Reset     (Reset)
802
  );
803
`endif
804
// TXCTRL Register
805
eth_register #(`ETH_TX_CTRL_WIDTH_0, `ETH_TX_CTRL_DEF_0)  TXCTRL_0
806
  (
807
   .DataIn    (DataIn[`ETH_TX_CTRL_WIDTH_0 - 1:0]),
808
   .DataOut   (TXCTRLOut[`ETH_TX_CTRL_WIDTH_0 - 1:0]),
809
   .Write     (TXCTRL_Wr[0]),
810
   .Clk       (Clk),
811
   .Reset     (Reset)
812
  );
813
eth_register #(`ETH_TX_CTRL_WIDTH_1, `ETH_TX_CTRL_DEF_1)  TXCTRL_1
814
  (
815
   .DataIn    (DataIn[`ETH_TX_CTRL_WIDTH_1 + 7:8]),
816
   .DataOut   (TXCTRLOut[`ETH_TX_CTRL_WIDTH_1 + 7:8]),
817
   .Write     (TXCTRL_Wr[1]),
818
   .Clk       (Clk),
819
   .Reset     (Reset)
820
  );
821
eth_register #(`ETH_TX_CTRL_WIDTH_2, `ETH_TX_CTRL_DEF_2)  TXCTRL_2 // Request bit is synchronously reset
822
  (
823
   .DataIn    (DataIn[`ETH_TX_CTRL_WIDTH_2 + 15:16]),
824
   .DataOut   (TXCTRLOut[`ETH_TX_CTRL_WIDTH_2 + 15:16]),
825
   .Write     (TXCTRL_Wr[2]),
826
   .Clk       (Clk),
827
   .Reset     (Reset)
828
  );
829
assign TXCTRLOut[31:`ETH_TX_CTRL_WIDTH_2 + 16] = 0;
830
 
831
 
832
 
833
// Reading data from registers
834
always @ (Address       or Read           or MODEROut       or INT_SOURCEOut  or
835
          INT_MASKOut   or IPGTOut        or IPGR1Out       or IPGR2Out       or
836
          PACKETLENOut  or COLLCONFOut    or CTRLMODEROut   or MIIMODEROut    or
837
          MIICOMMANDOut or MIIADDRESSOut  or MIITX_DATAOut  or MIIRX_DATAOut  or
838
          MIISTATUSOut  or MAC_ADDR0Out   or MAC_ADDR1Out   or TX_BD_NUMOut   or
839
          HASH0Out      or HASH1Out       or TXCTRLOut
840
         )
841
begin
842
  if(Read)  // read
843
    begin
844
      case(Address)
845
        `ETH_MODER_ADR        :  DataOut<=MODEROut;
846
        `ETH_INT_SOURCE_ADR   :  DataOut<=INT_SOURCEOut;
847
        `ETH_INT_MASK_ADR     :  DataOut<=INT_MASKOut;
848
        `ETH_IPGT_ADR         :  DataOut<=IPGTOut;
849
        `ETH_IPGR1_ADR        :  DataOut<=IPGR1Out;
850
        `ETH_IPGR2_ADR        :  DataOut<=IPGR2Out;
851
        `ETH_PACKETLEN_ADR    :  DataOut<=PACKETLENOut;
852
        `ETH_COLLCONF_ADR     :  DataOut<=COLLCONFOut;
853
        `ETH_CTRLMODER_ADR    :  DataOut<=CTRLMODEROut;
854
        `ETH_MIIMODER_ADR     :  DataOut<=MIIMODEROut;
855
        `ETH_MIICOMMAND_ADR   :  DataOut<=MIICOMMANDOut;
856
        `ETH_MIIADDRESS_ADR   :  DataOut<=MIIADDRESSOut;
857
        `ETH_MIITX_DATA_ADR   :  DataOut<=MIITX_DATAOut;
858
        `ETH_MIIRX_DATA_ADR   :  DataOut<=MIIRX_DATAOut;
859
        `ETH_MIISTATUS_ADR    :  DataOut<=MIISTATUSOut;
860
        `ETH_MAC_ADDR0_ADR    :  DataOut<=MAC_ADDR0Out;
861
        `ETH_MAC_ADDR1_ADR    :  DataOut<=MAC_ADDR1Out;
862
        `ETH_TX_BD_NUM_ADR    :  DataOut<=TX_BD_NUMOut;
863
        `ETH_HASH0_ADR        :  DataOut<=HASH0Out;
864
        `ETH_HASH1_ADR        :  DataOut<=HASH1Out;
865
        `ETH_TX_CTRL_ADR      :  DataOut<=TXCTRLOut;
866
 
867
        default:             DataOut<=32'h0;
868
      endcase
869
    end
870
  else
871
    DataOut<=32'h0;
872
end
873
 
874
 
875
assign r_RecSmall         = MODEROut[16];
876
assign r_Pad              = MODEROut[15];
877
assign r_HugEn            = MODEROut[14];
878
assign r_CrcEn            = MODEROut[13];
879
assign r_DlyCrcEn         = MODEROut[12];
880
// assign r_Rst           = MODEROut[11];   This signal is not used any more
881
assign r_FullD            = MODEROut[10];
882
assign r_ExDfrEn          = MODEROut[9];
883
assign r_NoBckof          = MODEROut[8];
884
assign r_LoopBck          = MODEROut[7];
885
assign r_IFG              = MODEROut[6];
886
assign r_Pro              = MODEROut[5];
887
assign r_Iam              = MODEROut[4];
888
assign r_Bro              = MODEROut[3];
889
assign r_NoPre            = MODEROut[2];
890
assign r_TxEn             = MODEROut[1] & (TX_BD_NUMOut>0);     // Transmission is enabled when there is at least one TxBD.
891
assign r_RxEn             = MODEROut[0] & (TX_BD_NUMOut<'h80);  // Reception is enabled when there is  at least one RxBD.
892
 
893
assign r_IPGT[6:0]        = IPGTOut[6:0];
894
 
895
assign r_IPGR1[6:0]       = IPGR1Out[6:0];
896
 
897
assign r_IPGR2[6:0]       = IPGR2Out[6:0];
898
 
899
assign r_MinFL[15:0]      = PACKETLENOut[31:16];
900
assign r_MaxFL[15:0]      = PACKETLENOut[15:0];
901
 
902
assign r_MaxRet[3:0]      = COLLCONFOut[19:16];
903
assign r_CollValid[5:0]   = COLLCONFOut[5:0];
904
 
905
assign r_TxFlow           = CTRLMODEROut[2];
906
assign r_RxFlow           = CTRLMODEROut[1];
907
assign r_PassAll          = CTRLMODEROut[0];
908
 
909
assign r_MiiNoPre         = MIIMODEROut[8];
910
assign r_ClkDiv[7:0]      = MIIMODEROut[7:0];
911
 
912
assign r_WCtrlData        = MIICOMMANDOut[2];
913
assign r_RStat            = MIICOMMANDOut[1];
914
assign r_ScanStat         = MIICOMMANDOut[0];
915
 
916
assign r_RGAD[4:0]        = MIIADDRESSOut[12:8];
917
assign r_FIAD[4:0]        = MIIADDRESSOut[4:0];
918
 
919
assign r_CtrlData[15:0]   = MIITX_DATAOut[15:0];
920
 
921
assign MIISTATUSOut[31:`ETH_MIISTATUS_WIDTH] = 0;
922
assign MIISTATUSOut[2]    = NValid_stat         ;
923
assign MIISTATUSOut[1]    = Busy_stat           ;
924
assign MIISTATUSOut[0]    = LinkFail            ;
925
 
926
assign r_MAC[31:0]        = MAC_ADDR0Out[31:0];
927
assign r_MAC[47:32]       = MAC_ADDR1Out[15:0];
928
assign r_HASH1[31:0]      = HASH1Out;
929
assign r_HASH0[31:0]      = HASH0Out;
930
 
931
assign r_TxBDNum[7:0]     = TX_BD_NUMOut[7:0];
932
 
933
assign r_TxPauseTV[15:0]  = TXCTRLOut[15:0];
934
assign r_TxPauseRq        = TXCTRLOut[16];
935
 
936
 
937
// Synchronizing TxC Interrupt
938
always @ (posedge TxClk or posedge Reset)
939
begin
940
  if(Reset)
941
    SetTxCIrq_txclk <=#Tp 1'b0;
942
  else
943
  if(TxCtrlEndFrm & StartTxDone & r_TxFlow)
944
    SetTxCIrq_txclk <=#Tp 1'b1;
945
  else
946
  if(ResetTxCIrq_sync2)
947
    SetTxCIrq_txclk <=#Tp 1'b0;
948
end
949
 
950
 
951
always @ (posedge Clk or posedge Reset)
952
begin
953
  if(Reset)
954
    SetTxCIrq_sync1 <=#Tp 1'b0;
955
  else
956
    SetTxCIrq_sync1 <=#Tp SetTxCIrq_txclk;
957
end
958
 
959
always @ (posedge Clk or posedge Reset)
960
begin
961
  if(Reset)
962
    SetTxCIrq_sync2 <=#Tp 1'b0;
963
  else
964
    SetTxCIrq_sync2 <=#Tp SetTxCIrq_sync1;
965
end
966
 
967
always @ (posedge Clk or posedge Reset)
968
begin
969
  if(Reset)
970
    SetTxCIrq_sync3 <=#Tp 1'b0;
971
  else
972
    SetTxCIrq_sync3 <=#Tp SetTxCIrq_sync2;
973
end
974
 
975
always @ (posedge Clk or posedge Reset)
976
begin
977
  if(Reset)
978
    SetTxCIrq <=#Tp 1'b0;
979
  else
980
    SetTxCIrq <=#Tp SetTxCIrq_sync2 & ~SetTxCIrq_sync3;
981
end
982
 
983
always @ (posedge TxClk or posedge Reset)
984
begin
985
  if(Reset)
986
    ResetTxCIrq_sync1 <=#Tp 1'b0;
987
  else
988
    ResetTxCIrq_sync1 <=#Tp SetTxCIrq_sync2;
989
end
990
 
991
always @ (posedge TxClk or posedge Reset)
992
begin
993
  if(Reset)
994
    ResetTxCIrq_sync2 <=#Tp 1'b0;
995
  else
996
    ResetTxCIrq_sync2 <=#Tp SetTxCIrq_sync1;
997
end
998
 
999
 
1000
// Synchronizing RxC Interrupt
1001
always @ (posedge RxClk or posedge Reset)
1002
begin
1003
  if(Reset)
1004
    SetRxCIrq_rxclk <=#Tp 1'b0;
1005
  else
1006
  if(SetPauseTimer & r_RxFlow)
1007
    SetRxCIrq_rxclk <=#Tp 1'b1;
1008
  else
1009
  if(ResetRxCIrq_sync2 & (~ResetRxCIrq_sync3))
1010
    SetRxCIrq_rxclk <=#Tp 1'b0;
1011
end
1012
 
1013
 
1014
always @ (posedge Clk or posedge Reset)
1015
begin
1016
  if(Reset)
1017
    SetRxCIrq_sync1 <=#Tp 1'b0;
1018
  else
1019
    SetRxCIrq_sync1 <=#Tp SetRxCIrq_rxclk;
1020
end
1021
 
1022
always @ (posedge Clk or posedge Reset)
1023
begin
1024
  if(Reset)
1025
    SetRxCIrq_sync2 <=#Tp 1'b0;
1026
  else
1027
    SetRxCIrq_sync2 <=#Tp SetRxCIrq_sync1;
1028
end
1029
 
1030
always @ (posedge Clk or posedge Reset)
1031
begin
1032
  if(Reset)
1033
    SetRxCIrq_sync3 <=#Tp 1'b0;
1034
  else
1035
    SetRxCIrq_sync3 <=#Tp SetRxCIrq_sync2;
1036
end
1037
 
1038
always @ (posedge Clk or posedge Reset)
1039
begin
1040
  if(Reset)
1041
    SetRxCIrq <=#Tp 1'b0;
1042
  else
1043
    SetRxCIrq <=#Tp SetRxCIrq_sync2 & ~SetRxCIrq_sync3;
1044
end
1045
 
1046
always @ (posedge RxClk or posedge Reset)
1047
begin
1048
  if(Reset)
1049
    ResetRxCIrq_sync1 <=#Tp 1'b0;
1050
  else
1051
    ResetRxCIrq_sync1 <=#Tp SetRxCIrq_sync2;
1052
end
1053
 
1054
always @ (posedge RxClk or posedge Reset)
1055
begin
1056
  if(Reset)
1057
    ResetRxCIrq_sync2 <=#Tp 1'b0;
1058
  else
1059
    ResetRxCIrq_sync2 <=#Tp ResetRxCIrq_sync1;
1060
end
1061
 
1062
always @ (posedge RxClk or posedge Reset)
1063
begin
1064
  if(Reset)
1065
    ResetRxCIrq_sync3 <=#Tp 1'b0;
1066
  else
1067
    ResetRxCIrq_sync3 <=#Tp ResetRxCIrq_sync2;
1068
end
1069
 
1070
 
1071
 
1072
// Interrupt generation
1073
always @ (posedge Clk or posedge Reset)
1074
begin
1075
  if(Reset)
1076
    irq_txb <= 1'b0;
1077
  else
1078
  if(TxB_IRQ)
1079
    irq_txb <= #Tp 1'b1;
1080
  else
1081
  if(INT_SOURCE_Wr[0] & DataIn[0])
1082
    irq_txb <= #Tp 1'b0;
1083
end
1084
 
1085
always @ (posedge Clk or posedge Reset)
1086
begin
1087
  if(Reset)
1088
    irq_txe <= 1'b0;
1089
  else
1090
  if(TxE_IRQ)
1091
    irq_txe <= #Tp 1'b1;
1092
  else
1093
  if(INT_SOURCE_Wr[0] & DataIn[1])
1094
    irq_txe <= #Tp 1'b0;
1095
end
1096
 
1097
always @ (posedge Clk or posedge Reset)
1098
begin
1099
  if(Reset)
1100
    irq_rxb <= 1'b0;
1101
  else
1102
  if(RxB_IRQ)
1103
    irq_rxb <= #Tp 1'b1;
1104
  else
1105
  if(INT_SOURCE_Wr[0] & DataIn[2])
1106
    irq_rxb <= #Tp 1'b0;
1107
end
1108
 
1109
always @ (posedge Clk or posedge Reset)
1110
begin
1111
  if(Reset)
1112
    irq_rxe <= 1'b0;
1113
  else
1114
  if(RxE_IRQ)
1115
    irq_rxe <= #Tp 1'b1;
1116
  else
1117
  if(INT_SOURCE_Wr[0] & DataIn[3])
1118
    irq_rxe <= #Tp 1'b0;
1119
end
1120
 
1121
always @ (posedge Clk or posedge Reset)
1122
begin
1123
  if(Reset)
1124
    irq_busy <= 1'b0;
1125
  else
1126
  if(Busy_IRQ)
1127
    irq_busy <= #Tp 1'b1;
1128
  else
1129
  if(INT_SOURCE_Wr[0] & DataIn[4])
1130
    irq_busy <= #Tp 1'b0;
1131
end
1132
 
1133
always @ (posedge Clk or posedge Reset)
1134
begin
1135
  if(Reset)
1136
    irq_txc <= 1'b0;
1137
  else
1138
  if(SetTxCIrq)
1139
    irq_txc <= #Tp 1'b1;
1140
  else
1141
  if(INT_SOURCE_Wr[0] & DataIn[5])
1142
    irq_txc <= #Tp 1'b0;
1143
end
1144
 
1145
always @ (posedge Clk or posedge Reset)
1146
begin
1147
  if(Reset)
1148
    irq_rxc <= 1'b0;
1149
  else
1150
  if(SetRxCIrq)
1151
    irq_rxc <= #Tp 1'b1;
1152
  else
1153
  if(INT_SOURCE_Wr[0] & DataIn[6])
1154
    irq_rxc <= #Tp 1'b0;
1155
end
1156
 
1157
// Generating interrupt signal
1158
assign int_o = irq_txb  & INT_MASKOut[0] |
1159
               irq_txe  & INT_MASKOut[1] |
1160
               irq_rxb  & INT_MASKOut[2] |
1161
               irq_rxe  & INT_MASKOut[3] |
1162
               irq_busy & INT_MASKOut[4] |
1163
               irq_txc  & INT_MASKOut[5] |
1164
               irq_rxc  & INT_MASKOut[6] ;
1165
 
1166
// For reading interrupt status
1167
assign INT_SOURCEOut = {{(32-`ETH_INT_SOURCE_WIDTH_0){1'b0}}, irq_rxc, irq_txc, irq_busy, irq_rxe, irq_rxb, irq_txe, irq_txb};
1168
 
1169
 
1170
 
1171
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.