OpenCores
URL https://opencores.org/ocsvn/test_project/test_project/trunk

Subversion Repositories test_project

[/] [test_project/] [trunk/] [sim/] [bin/] [Makefile] - Blame information for rev 33

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 22 julius
 
2
CUR_DIR=$(shell pwd)
3
PROJECT_ROOT=$(CUR_DIR)/../..
4
 
5 33 julius
# Define these tests if none were on the command line
6
TESTS ?= basic-nocache cbasic-nocache-O2 dhry-nocache-O2 except-nocache mmu-nocache mul-nocache-O2 syscall-nocache tick-nocache uart-nocache basic-icdc cbasic-icdc-O2 dhry-icdc-O2 except-icdc mmu-icdc mul-icdc-O2 syscall-icdc tick-icdc uart-icdc
7
#TESTS = basic-nocache cbasic-nocache-O2
8 22 julius
 
9
SIM_DIR=$(PROJECT_ROOT)/sim
10
SIM_RUN_DIR=$(SIM_DIR)/run
11
SIM_BIN_DIR=$(SIM_DIR)/bin
12
SIM_RESULTS_DIR=$(SIM_DIR)/results
13
 
14
BENCH_DIR=$(PROJECT_ROOT)/bench
15
BACKEND_DIR=$(PROJECT_ROOT)/backend
16
BENCH_VERILOG_DIR=$(BENCH_DIR)/verilog
17
 
18
RTL_VERILOG_DIR=$(PROJECT_ROOT)/rtl/verilog
19
 
20
 
21
SW_DIR=$(PROJECT_ROOT)/sw
22
 
23
ICARUS=iverilog
24
ICARUS_VVP=vvp
25
ICARUS_COMMAND_FILE=icarus.scr
26
SIM_MEM_FILE="flash.in"
27 32 julius
SIM_SUCCESS_MESSAGE=deaddead
28 22 julius
 
29
.PHONY: prepare_rtl
30
prepare_rtl:
31 26 julius
        @cd $(RTL_VERILOG_DIR)/components/wb_sdram_ctrl && perl fizzim.pl -encoding onehot -terse < wb_sdram_ctrl_fsm.fzm > wb_sdram_ctrl_fsm.v
32 22 julius
 
33 26 julius
.PHONY: prepare_sw
34
prepare_sw:
35
        @$(MAKE) -C $(SW_DIR)/support
36
        @$(MAKE) -C $(SW_DIR)/utils
37
 
38
test-make: prepare_sw prepare_rtl
39 22 julius
        @if [ ! -d $(SIM_RESULTS_DIR) ]; then mkdir -p $(SIM_RESULTS_DIR); fi
40 33 julius
        @echo
41
        @echo "Beginning loop that will complete the following tests: $(TESTS)"
42
        @echo
43 31 julius
        @for TEST in $(TESTS); do \
44 33 julius
                echo "################################################################################"; \
45
                echo; \
46
                echo "\t#### Current test: $$TEST ####"; echo; \
47 32 julius
                echo "\t#### Compiling software ####"; echo; \
48 22 julius
                CURRENT_TEST_SW_DIR=$(SW_DIR)/`echo $$TEST | cut -d "-" -f 1`; \
49
                $(MAKE) -C $$CURRENT_TEST_SW_DIR $$TEST; \
50
                rm -f $(SIM_RUN_DIR)/$(SIM_MEM_FILE); \
51
                ln -s $$CURRENT_TEST_SW_DIR/$$TEST.hex $(SIM_RUN_DIR)/$(SIM_MEM_FILE); \
52
                sed < $(SIM_BIN_DIR)/$(ICARUS_COMMAND_FILE) > $(SIM_RUN_DIR)/$(ICARUS_COMMAND_FILE).generated \
53
                        -e s!\$$BENCH_DIR!$(BENCH_VERILOG_DIR)!              \
54
                        -e s!\$$RTL_DIR!$(RTL_VERILOG_DIR)!                  \
55
                        -e s!\$$BACKEND_DIR!$(BACKEND_DIR)!                  \
56
                        -e \\!^//.*\$$!d -e \\!^\$$!d ; \
57 26 julius
                echo "+define+TEST_NAME_STRING=\"$$TEST\"" >> $(SIM_RUN_DIR)/$(ICARUS_COMMAND_FILE).generated; \
58
                if [ ! -z $$VCD ]; \
59
                        then echo "+define+VCD" >> $(SIM_RUN_DIR)/$(ICARUS_COMMAND_FILE).generated; \
60
                fi; \
61 22 julius
                echo ; \
62 32 julius
                echo "\t#### Compiling RTL ####"; \
63 22 julius
                rm -f $(SIM_RUN_DIR)/a.out; \
64
                $(ICARUS) -c $(SIM_RUN_DIR)/$(ICARUS_COMMAND_FILE).generated $(RTL_SIM_FLAGS); \
65
                echo; \
66 32 julius
                echo "\t#### Beginning simulation ####"; \
67 33 julius
                time -p $(ICARUS_VVP) -l $(SIM_RESULTS_DIR)/$$TEST-vvp-out.log a.out ; \
68 32 julius
                TEST_RESULT=`tail -n 1 $(SIM_RESULTS_DIR)/$$TEST-general.log | grep $(SIM_SUCCESS_MESSAGE) -c`; \
69 33 julius
                echo; echo "\t####"; \
70 32 julius
                if [ ! -z $$TEST_RESULT ]; then \
71
                        echo "\t#### Test $$TEST PASSED ####";\
72
                else    echo "\t#### Test $$TEST FAILED ####";\
73
                fi; \
74 33 julius
                echo "\t####"; echo; \
75 22 julius
        done
76 33 julius
 
77
 
78
 
79
 
80 31 julius
#ps aux | grep "xterm -e $(SIM_BIN_DIR)/monitor.sh $(SIM_RESULTS_DIR)/$$TEST-executed.log" | awk '{ print $2 }' | xargs kill; \
81 22 julius
 
82 31 julius
#               if [ ! -z $OR1K_MONITOR ]; then \
83
                        if [ ! -z $DISPLAY ]; then \
84
                                $(SIM_BIN_DIR)/monitor.sh $(SIM_RESULTS_DIR)/$$TEST-executed.log; \
85
                        fi; \
86
                fi; \
87 22 julius
 
88
 
89
clean-sw:
90
        @for TEST in $(TESTS); do \
91
                echo "Current test: $$TEST"; \
92
                CURRENT_TEST_SW_DIR=$(SW_DIR)/`echo $$TEST | cut -d "-" -f 1`; \
93
                echo "Current test sw directory: " $$CURRENT_TEST_SW_DIR; \
94
                $(MAKE) -C $$CURRENT_TEST_SW_DIR clean; \
95
        done
96 31 julius
        $(MAKE) -C $(SW_DIR)/support clean
97
        $(MAKE) -C $(SW_DIR)/utils clean
98
 
99
clean-sim:
100
        rm -rf $(SIM_RESULTS_DIR) $(SIM_RUN_DIR)/*.*

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.