OpenCores
URL https://opencores.org/ocsvn/turbo8051/turbo8051/trunk

Subversion Repositories turbo8051

[/] [turbo8051/] [trunk/] [rtl/] [8051/] [oc8051_comp.v] - Blame information for rev 76

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 dinesha
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  8051 compare                                                ////
4
////                                                              ////
5
////  This file is part of the 8051 cores project                 ////
6 76 dinesha
//// http://www.opencores.org/cores/turb08051/                    ////
7 2 dinesha
////                                                              ////
8
////  Description                                                 ////
9
////   compares selected inputs and set eq to 1 if they are equal ////
10
////   Is used for conditional jumps.                             ////
11
////                                                              ////
12
////  To Do:                                                      ////
13
////   replace CSS_AZ with CSS_DES                                ////
14
////                                                              ////
15
////  Author(s):                                                  ////
16
////      - Simon Teran, simont@opencores.org                     ////
17 76 dinesha
////      - Dinesh Annayya, dinesha@opencores.org                 ////
18 2 dinesha
////                                                              ////
19
//////////////////////////////////////////////////////////////////////
20
////                                                              ////
21
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
22
////                                                              ////
23
//// This source file may be used and distributed without         ////
24
//// restriction provided that this copyright statement is not    ////
25
//// removed from the file and that any derivative work contains  ////
26
//// the original copyright notice and the associated disclaimer. ////
27
////                                                              ////
28
//// This source file is free software; you can redistribute it   ////
29
//// and/or modify it under the terms of the GNU Lesser General   ////
30
//// Public License as published by the Free Software Foundation; ////
31
//// either version 2.1 of the License, or (at your option) any   ////
32
//// later version.                                               ////
33
////                                                              ////
34
//// This source is distributed in the hope that it will be       ////
35
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
36
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
37
//// PURPOSE.  See the GNU Lesser General Public License for more ////
38
//// details.                                                     ////
39
////                                                              ////
40
//// You should have received a copy of the GNU Lesser General    ////
41
//// Public License along with this source; if not, download it   ////
42
//// from http://www.opencores.org/lgpl.shtml                     ////
43
////                                                              ////
44
//////////////////////////////////////////////////////////////////////
45
//
46
// CVS Revision History
47
//
48
// $Log: not supported by cvs2svn $
49
// Revision 1.7  2003/04/25 17:15:51  simont
50
// change branch instruction execution (reduse needed clock periods).
51
//
52
// Revision 1.6  2003/04/02 11:26:21  simont
53
// updating...
54
//
55
// Revision 1.5  2002/09/30 17:33:59  simont
56
// prepared header
57
//
58
//
59
 
60 76 dinesha
`include "top_defines.v"
61 2 dinesha
 
62
 
63
module oc8051_comp (sel, b_in, cy, acc, des, /*comp_wait, */eq);
64
//
65
// sel          (in)  select whithc sourses to compare (look defines.v) [oc8051_decoder.comp_sel]
66
// b_in         (in)  bit in - output from bit addressable memory space [oc8051_ram_sel.bit_out]
67
// cy           (in)  carry flag [oc8051_psw.data_out[7] ]
68
// acc          (in)  accumulator [oc8051_acc.data_out]
69
// ram          (in)  input from ram [oc8051_ram_sel.out_data]
70
// op2          (in)  immediate data [oc8051_op_select.op2_out -r]
71
// des          (in)  destination from alu [oc8051_alu.des1 -r]
72
// eq           (out) if (src1 == src2) eq = 1  [oc8051_decoder.eq]
73
//
74
 
75
 
76
input [1:0] sel;
77
input b_in, cy/*, comp_wait*/;
78
input [7:0] acc, des;
79
 
80
output eq;
81
 
82
reg eq_r;
83
 
84
assign eq = eq_r;// & comp_wait;
85
 
86
 
87
always @(sel or b_in or cy or acc or des)
88
begin
89
  case (sel) /* synopsys full_case parallel_case */
90
    `OC8051_CSS_AZ  : eq_r = (acc == 8'h00);
91
    `OC8051_CSS_DES : eq_r = (des == 8'h00);
92
    `OC8051_CSS_CY  : eq_r = cy;
93
    `OC8051_CSS_BIT : eq_r = b_in;
94
  endcase
95
end
96
 
97
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.