OpenCores
URL https://opencores.org/ocsvn/uart16550/uart16550/trunk

Subversion Repositories uart16550

[/] [uart16550/] [trunk/] [rtl/] [verilog/] [uart_regs.v] - Blame information for rev 48

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 mohor
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  uart_regs.v                                                 ////
4
////                                                              ////
5
////                                                              ////
6
////  This file is part of the "UART 16550 compatible" project    ////
7
////  http://www.opencores.org/cores/uart16550/                   ////
8
////                                                              ////
9
////  Documentation related to this project:                      ////
10
////  - http://www.opencores.org/cores/uart16550/                 ////
11
////                                                              ////
12
////  Projects compatibility:                                     ////
13
////  - WISHBONE                                                  ////
14
////  RS232 Protocol                                              ////
15
////  16550D uart (mostly supported)                              ////
16
////                                                              ////
17
////  Overview (main Features):                                   ////
18
////  Registers of the uart 16550 core                            ////
19
////                                                              ////
20
////  Known problems (limits):                                    ////
21
////  Inserts 1 wait state in all WISHBONE transfers              ////
22
////                                                              ////
23
////  To Do:                                                      ////
24
////  Nothing or verification.                                    ////
25
////                                                              ////
26
////  Author(s):                                                  ////
27
////      - gorban@opencores.org                                  ////
28
////      - Jacob Gorban                                          ////
29 29 mohor
////      - Igor Mohor (igorm@opencores.org)                      ////
30 27 mohor
////                                                              ////
31
////  Created:        2001/05/12                                  ////
32
////  Last Updated:   (See log for the revision history           ////
33
////                                                              ////
34
////                                                              ////
35
//////////////////////////////////////////////////////////////////////
36
////                                                              ////
37 29 mohor
//// Copyright (C) 2000, 2001 Authors                             ////
38 27 mohor
////                                                              ////
39
//// This source file may be used and distributed without         ////
40
//// restriction provided that this copyright statement is not    ////
41
//// removed from the file and that any derivative work contains  ////
42
//// the original copyright notice and the associated disclaimer. ////
43
////                                                              ////
44
//// This source file is free software; you can redistribute it   ////
45
//// and/or modify it under the terms of the GNU Lesser General   ////
46
//// Public License as published by the Free Software Foundation; ////
47
//// either version 2.1 of the License, or (at your option) any   ////
48
//// later version.                                               ////
49
////                                                              ////
50
//// This source is distributed in the hope that it will be       ////
51
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
52
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
53
//// PURPOSE.  See the GNU Lesser General Public License for more ////
54
//// details.                                                     ////
55
////                                                              ////
56
//// You should have received a copy of the GNU Lesser General    ////
57
//// Public License along with this source; if not, download it   ////
58
//// from http://www.opencores.org/lgpl.shtml                     ////
59
////                                                              ////
60
//////////////////////////////////////////////////////////////////////
61
//
62
// CVS Revision History
63
//
64
// $Log: not supported by cvs2svn $
65 48 gorban
// Revision 1.25  2001/11/28 19:36:39  gorban
66
// Fixed: timeout and break didn't pay attention to current data format when counting time
67
//
68 47 gorban
// Revision 1.24  2001/11/26 21:38:54  gorban
69
// Lots of fixes:
70
// Break condition wasn't handled correctly at all.
71
// LSR bits could lose their values.
72
// LSR value after reset was wrong.
73
// Timing of THRE interrupt signal corrected.
74
// LSR bit 0 timing corrected.
75
//
76 45 gorban
// Revision 1.23  2001/11/12 21:57:29  gorban
77
// fixed more typo bugs
78
//
79 44 gorban
// Revision 1.22  2001/11/12 15:02:28  mohor
80
// lsr1r error fixed.
81
//
82 43 mohor
// Revision 1.21  2001/11/12 14:57:27  mohor
83
// ti_int_pnd error fixed.
84
//
85 42 mohor
// Revision 1.20  2001/11/12 14:50:27  mohor
86
// ti_int_d error fixed.
87
//
88 41 mohor
// Revision 1.19  2001/11/10 12:43:21  gorban
89
// Synthesis bugs fixed. Some other minor changes
90
//
91 40 gorban
// Revision 1.18  2001/11/08 14:54:23  mohor
92
// Comments in Slovene language deleted, few small fixes for better work of
93
// old tools. IRQs need to be fix.
94
//
95 39 mohor
// Revision 1.17  2001/11/07 17:51:52  gorban
96
// Heavily rewritten interrupt and LSR subsystems.
97
// Many bugs hopefully squashed.
98
//
99 37 gorban
// Revision 1.16  2001/11/02 09:55:16  mohor
100
// no message
101
//
102 36 mohor
// Revision 1.15  2001/10/31 15:19:22  gorban
103
// Fixes to break and timeout conditions
104
//
105 35 gorban
// Revision 1.14  2001/10/29 17:00:46  gorban
106
// fixed parity sending and tx_fifo resets over- and underrun
107
//
108 34 gorban
// Revision 1.13  2001/10/20 09:58:40  gorban
109
// Small synopsis fixes
110
//
111 33 gorban
// Revision 1.12  2001/10/19 16:21:40  gorban
112
// Changes data_out to be synchronous again as it should have been.
113
//
114 32 gorban
// Revision 1.11  2001/10/18 20:35:45  gorban
115
// small fix
116
//
117 31 gorban
// Revision 1.10  2001/08/24 21:01:12  mohor
118
// Things connected to parity changed.
119
// Clock devider changed.
120
//
121 29 mohor
// Revision 1.9  2001/08/23 16:05:05  mohor
122
// Stop bit bug fixed.
123
// Parity bug fixed.
124
// WISHBONE read cycle bug fixed,
125
// OE indicator (Overrun Error) bug fixed.
126
// PE indicator (Parity Error) bug fixed.
127
// Register read bug fixed.
128
//
129 27 mohor
// Revision 1.10  2001/06/23 11:21:48  gorban
130
// DL made 16-bit long. Fixed transmission/reception bugs.
131
//
132
// Revision 1.9  2001/05/31 20:08:01  gorban
133
// FIFO changes and other corrections.
134
//
135
// Revision 1.8  2001/05/29 20:05:04  gorban
136
// Fixed some bugs and synthesis problems.
137
//
138
// Revision 1.7  2001/05/27 17:37:49  gorban
139
// Fixed many bugs. Updated spec. Changed FIFO files structure. See CHANGES.txt file.
140
//
141
// Revision 1.6  2001/05/21 19:12:02  gorban
142
// Corrected some Linter messages.
143
//
144
// Revision 1.5  2001/05/17 18:34:18  gorban
145
// First 'stable' release. Should be sythesizable now. Also added new header.
146
//
147
// Revision 1.0  2001-05-17 21:27:11+02  jacob
148
// Initial revision
149
//
150
//
151
 
152 33 gorban
// synopsys translate_off
153 27 mohor
`include "timescale.v"
154 33 gorban
// synopsys translate_on
155
 
156 27 mohor
`include "uart_defines.v"
157
 
158
`define UART_DL1 7:0
159
`define UART_DL2 15:8
160
 
161
module uart_regs (clk,
162
        wb_rst_i, wb_addr_i, wb_dat_i, wb_dat_o, wb_we_i, wb_re_i,
163
 
164
// additional signals
165
        modem_inputs,
166
        stx_pad_o, srx_pad_i,
167 48 gorban
 
168
`ifdef DATA_BUS_WIDTH_8
169
`else
170
// debug interface signals      enabled
171
ier, iir, fcr, mcr, lcr, msr, lsr, rf_count, tf_count, tstate, rstate,
172
`endif
173 27 mohor
        rts_pad_o, dtr_pad_o, int_o
174
        );
175
 
176 37 gorban
input                                                                   clk;
177
input                                                                   wb_rst_i;
178
input [`UART_ADDR_WIDTH-1:0]             wb_addr_i;
179
input [7:0]                                                      wb_dat_i;
180
output [7:0]                                                     wb_dat_o;
181
input                                                                   wb_we_i;
182
input                                                                   wb_re_i;
183 27 mohor
 
184 37 gorban
output                                                                  stx_pad_o;
185
input                                                                   srx_pad_i;
186 27 mohor
 
187 37 gorban
input [3:0]                                                      modem_inputs;
188
output                                                                  rts_pad_o;
189
output                                                                  dtr_pad_o;
190
output                                                                  int_o;
191 27 mohor
 
192 48 gorban
`ifdef DATA_BUS_WIDTH_8
193
`else
194
// if 32-bit databus and debug interface are enabled
195
output [3:0]                                                     ier;
196
output [3:0]                                                     iir;
197
output [1:0]                                                     fcr;  /// bits 7 and 6 of fcr. Other bits are ignored
198
output [4:0]                                                     mcr;
199
output [7:0]                                                     lcr;
200
output [7:0]                                                     msr;
201
output [7:0]                                                     lsr;
202
output [`UART_FIFO_COUNTER_W-1:0]        rf_count;
203
output [`UART_FIFO_COUNTER_W-1:0]        tf_count;
204
output [2:0]                                                     tstate;
205
output [3:0]                                                     rstate;
206
 
207
`endif
208
 
209 37 gorban
wire [3:0]                                                               modem_inputs;
210
reg                                                                             enable;
211
wire                                                                            stx_pad_o;              // received from transmitter module
212
wire                                                                            srx_pad_i;
213 27 mohor
 
214 37 gorban
reg [7:0]                                                                wb_dat_o;
215 27 mohor
 
216 37 gorban
wire [`UART_ADDR_WIDTH-1:0]              wb_addr_i;
217
wire [7:0]                                                               wb_dat_i;
218 27 mohor
 
219
 
220 37 gorban
reg [3:0]                                                                ier;
221
reg [3:0]                                                                iir;
222
reg [1:0]                                                                fcr;  /// bits 7 and 6 of fcr. Other bits are ignored
223
reg [4:0]                                                                mcr;
224
reg [7:0]                                                                lcr;
225
reg [7:0]                                                                msr;
226
reg [15:0]                                                               dl;  // 32-bit divisor latch
227
reg                                                                             start_dlc; // activate dlc on writing to UART_DL1
228
reg                                                                             lsr_mask_d; // delay for lsr_mask condition
229
reg                                                                             msi_reset; // reset MSR 4 lower bits indicator
230 40 gorban
//reg                                                                           threi_clear; // THRE interrupt clear flag
231 37 gorban
reg [15:0]                                                               dlc;  // 32-bit divisor latch counter
232
reg                                                                             int_o;
233 27 mohor
 
234 37 gorban
reg [3:0]                                                                trigger_level; // trigger level of the receiver FIFO
235
reg                                                                             rx_reset;
236
reg                                                                             tx_reset;
237 27 mohor
 
238 37 gorban
wire                                                                            dlab;                      // divisor latch access bit
239
wire                                                                            cts_pad_i, dsr_pad_i, ri_pad_i, dcd_pad_i; // modem status bits
240
wire                                                                            loopback;                  // loopback bit (MCR bit 4)
241
wire                                                                            cts, dsr, ri, dcd;         // effective signals (considering loopback)
242
wire                                                                            rts_pad_o, dtr_pad_o;              // modem control outputs
243 27 mohor
 
244 37 gorban
// LSR bits wires and regs
245
wire [7:0]                                                               lsr;
246
wire                                                                            lsr0, lsr1, lsr2, lsr3, lsr4, lsr5, lsr6, lsr7;
247
reg                                                                             lsr0r, lsr1r, lsr2r, lsr3r, lsr4r, lsr5r, lsr6r, lsr7r;
248
wire                                                                            lsr_mask; // lsr_mask
249
 
250 27 mohor
//
251
// ASSINGS
252
//
253
 
254 37 gorban
assign                                                                  lsr[7:0] = { lsr7r, lsr6r, lsr5r, lsr4r, lsr3r, lsr2r, lsr1r, lsr0r };
255 27 mohor
 
256 37 gorban
assign                                                                  {cts_pad_i, dsr_pad_i, ri_pad_i, dcd_pad_i} = modem_inputs;
257
assign                                                                  {cts, dsr, ri, dcd} = loopback ? {mcr[`UART_MC_RTS],mcr[`UART_MC_DTR],mcr[`UART_MC_OUT1],mcr[`UART_MC_OUT2]}
258
                                                                                        : ~{cts_pad_i,dsr_pad_i,ri_pad_i,dcd_pad_i};
259
 
260
assign                                                                  dlab = lcr[`UART_LC_DL];
261
assign                                                                  loopback = mcr[4];
262
 
263 27 mohor
// assign modem outputs
264 37 gorban
assign                                                                  rts_pad_o = mcr[`UART_MC_RTS];
265
assign                                                                  dtr_pad_o = mcr[`UART_MC_DTR];
266 27 mohor
 
267
// Interrupt signals
268 37 gorban
wire                                                                            rls_int;  // receiver line status interrupt
269
wire                                                                            rda_int;  // receiver data available interrupt
270
wire                                                                            ti_int;   // timeout indicator interrupt
271
wire                                                                            thre_int; // transmitter holding register empty interrupt
272
wire                                                                            ms_int;   // modem status interrupt
273 27 mohor
 
274
// FIFO signals
275 37 gorban
reg                                                                             tf_push;
276
reg                                                                             rf_pop;
277
wire [`UART_FIFO_REC_WIDTH-1:0]  rf_data_out;
278
wire                                                                            rf_error_bit; // an error (parity or framing) is inside the fifo
279
wire [`UART_FIFO_COUNTER_W-1:0]  rf_count;
280
wire [`UART_FIFO_COUNTER_W-1:0]  tf_count;
281 48 gorban
wire [2:0]                                                               tstate;
282
wire [3:0]                                                               rstate;
283 37 gorban
wire [9:0]                                                               counter_t;
284 27 mohor
 
285 37 gorban
 
286 27 mohor
// Transmitter Instance
287 48 gorban
uart_transmitter transmitter(clk, wb_rst_i, lcr, tf_push, wb_dat_i, enable, stx_pad_o, tstate, tf_count, tx_reset, lsr_mask);
288 27 mohor
 
289
// Receiver Instance
290
uart_receiver receiver(clk, wb_rst_i, lcr, rf_pop, srx_pad_i, enable, rda_int,
291 48 gorban
        counter_t, rf_count, rf_data_out, rf_error_bit, rf_overrun, rx_reset, lsr_mask, rstate);
292 27 mohor
 
293 32 gorban
 
294 48 gorban
// Asynchronous reading here because the outputs are sampled in uart_wb.v file 
295
always @(/*AUTOSENSE*/dl or dlab or ier or iir
296
                        or lcr or lsr or msr or rf_data_out or wb_addr_i or wb_re_i)   // asynchrounous reading
297 27 mohor
begin
298 48 gorban
   if (wb_rst_i)
299
   begin
300
                wb_dat_o <= #1 8'b0;
301
   end
302
   else
303
                if (wb_re_i)   //if (we're not writing)
304
                        case (wb_addr_i)
305
                                `UART_REG_RB   : wb_dat_o <= #1 dlab ? dl[`UART_DL1] : rf_data_out[10:3];
306
                                `UART_REG_IE    : wb_dat_o <= #1 dlab ? dl[`UART_DL2] : ier;
307
                                `UART_REG_II    : wb_dat_o <= #1 {4'b1100,iir};
308
                                `UART_REG_LC    : wb_dat_o <= #1 lcr;
309
                                `UART_REG_LS    : wb_dat_o <= #1 lsr;
310
                                `UART_REG_MS    : wb_dat_o <= #1 msr;
311
                                default:  wb_dat_o <= #1 8'b0; // ??
312
                        endcase // case(wb_addr_i)
313
                else
314
                        wb_dat_o <= #1 8'b0;
315 37 gorban
end // always @ (posedge clk or posedge wb_rst_i)
316 27 mohor
 
317
// rf_pop signal handling
318
always @(posedge clk or posedge wb_rst_i)
319
begin
320
        if (wb_rst_i)
321
                rf_pop <= #1 0;
322
        else
323
        if (rf_pop)     // restore the signal to 0 after one clock cycle
324
                rf_pop <= #1 0;
325
        else
326
        if (wb_re_i && wb_addr_i == `UART_REG_RB && !dlab)
327
                rf_pop <= #1 1; // advance read pointer
328
end
329
 
330 37 gorban
wire    lsr_mask_condition;
331
wire    iir_read;
332
wire  msr_read;
333
wire    fifo_read;
334 45 gorban
wire    fifo_write;
335 37 gorban
 
336
assign lsr_mask_condition = (wb_re_i && wb_addr_i == `UART_REG_LS && !dlab);
337
assign iir_read = (wb_re_i && wb_addr_i == `UART_REG_II && !dlab);
338
assign msr_read = (wb_re_i && wb_addr_i == `UART_REG_MS && !dlab);
339
assign fifo_read = (wb_re_i && wb_addr_i == `UART_REG_RB && !dlab);
340 45 gorban
assign fifo_write = (wb_we_i && wb_addr_i == `UART_REG_TR && !dlab);
341 37 gorban
 
342
// lsr_mask_d delayed signal handling
343 27 mohor
always @(posedge clk or posedge wb_rst_i)
344
begin
345
        if (wb_rst_i)
346 37 gorban
                lsr_mask_d <= #1 0;
347
        else // reset bits in the Line Status Register
348
                lsr_mask_d <= #1 lsr_mask_condition;
349 27 mohor
end
350
 
351 37 gorban
// lsr_mask is rise detected
352
assign lsr_mask = lsr_mask_condition && ~lsr_mask_d;
353 27 mohor
 
354
// msi_reset signal handling
355
always @(posedge clk or posedge wb_rst_i)
356
begin
357
        if (wb_rst_i)
358
                msi_reset <= #1 0;
359
        else
360
        if (msi_reset)
361
                msi_reset <= #1 0;
362
        else
363 47 gorban
        if (msr_read)
364 27 mohor
                msi_reset <= #1 1; // reset bits in Modem Status Register
365
end
366
 
367 40 gorban
/*
368 27 mohor
// threi_clear signal handling
369
always @(posedge clk or posedge wb_rst_i)
370
begin
371
        if (wb_rst_i)
372
                threi_clear <= #1 0;
373
        else
374 37 gorban
        if (!lsr[`UART_LS_TFE] && (tf_count==0)) // reset clear flag when tx fifo clears
375 27 mohor
                threi_clear <= #1 0;
376
        else
377
        if (wb_re_i && wb_addr_i == `UART_REG_II)
378 40 gorban
                threi_clear <= #1 1;
379 27 mohor
end
380 40 gorban
*/
381 27 mohor
 
382
//
383
//   WRITES AND RESETS   //
384
//
385
// Line Control Register
386
always @(posedge clk or posedge wb_rst_i)
387
        if (wb_rst_i)
388
                lcr <= #1 8'b00000011; // 8n1 setting
389
        else
390
        if (wb_we_i && wb_addr_i==`UART_REG_LC)
391
                lcr <= #1 wb_dat_i;
392
 
393
// Interrupt Enable Register or UART_DL2
394
always @(posedge clk or posedge wb_rst_i)
395
        if (wb_rst_i)
396
        begin
397
                ier <= #1 4'b0000; // no interrupts after reset
398
                dl[`UART_DL2] <= #1 8'b0;
399
        end
400
        else
401
        if (wb_we_i && wb_addr_i==`UART_REG_IE)
402
                if (dlab)
403
                begin
404
                        dl[`UART_DL2] <= #1 wb_dat_i;
405
                end
406
                else
407
                        ier <= #1 wb_dat_i[3:0]; // ier uses only 4 lsb
408
 
409
 
410
// FIFO Control Register and rx_reset, tx_reset signals
411
always @(posedge clk or posedge wb_rst_i)
412
        if (wb_rst_i) begin
413
                fcr <= #1 2'b11;
414
                rx_reset <= #1 0;
415
                tx_reset <= #1 0;
416
        end else
417
        if (wb_we_i && wb_addr_i==`UART_REG_FC) begin
418
                fcr <= #1 wb_dat_i[7:6];
419
                rx_reset <= #1 wb_dat_i[1];
420
                tx_reset <= #1 wb_dat_i[2];
421 37 gorban
        end else begin
422 27 mohor
                rx_reset <= #1 0;
423
                tx_reset <= #1 0;
424
        end
425
 
426
// Modem Control Register
427
always @(posedge clk or posedge wb_rst_i)
428
        if (wb_rst_i)
429
                mcr <= #1 5'b0;
430
        else
431
        if (wb_we_i && wb_addr_i==`UART_REG_MC)
432
                        mcr <= #1 wb_dat_i[4:0];
433
 
434
// TX_FIFO or UART_DL1
435
always @(posedge clk or posedge wb_rst_i)
436
        if (wb_rst_i)
437
        begin
438
                dl[`UART_DL1]  <= #1 8'b0;
439
                tf_push   <= #1 1'b0;
440
                start_dlc <= #1 1'b0;
441
        end
442
        else
443
        if (wb_we_i && wb_addr_i==`UART_REG_TR)
444
                if (dlab)
445
                begin
446
                        dl[`UART_DL1] <= #1 wb_dat_i;
447
                        start_dlc <= #1 1'b1; // enable DL counter
448
                        tf_push <= #1 1'b0;
449
                end
450
                else
451
                begin
452
                        tf_push   <= #1 1'b1;
453
                        start_dlc <= #1 1'b0;
454 37 gorban
                end // else: !if(dlab)
455 27 mohor
        else
456
        begin
457
                start_dlc <= #1 1'b0;
458
                tf_push   <= #1 1'b0;
459 37 gorban
        end // else: !if(dlab)
460 27 mohor
 
461
// Receiver FIFO trigger level selection logic (asynchronous mux)
462 31 gorban
always @(fcr)
463 27 mohor
        case (fcr[`UART_FC_TL])
464
                2'b00 : trigger_level = 1;
465
                2'b01 : trigger_level = 4;
466
                2'b10 : trigger_level = 8;
467
                2'b11 : trigger_level = 14;
468 37 gorban
        endcase // case(fcr[`UART_FC_TL])
469 27 mohor
 
470
//
471
//  STATUS REGISTERS  //
472
//
473
 
474
// Modem Status Register
475
always @(posedge clk or posedge wb_rst_i)
476
begin
477
        if (wb_rst_i)
478
                msr <= #1 0;
479
        else begin
480
                msr[`UART_MS_DDCD:`UART_MS_DCTS] <= #1 msi_reset ? 4'b0 :
481
                        msr[`UART_MS_DDCD:`UART_MS_DCTS] | ({dcd, ri, dsr, cts} ^ msr[`UART_MS_CDCD:`UART_MS_CCTS]);
482
                msr[`UART_MS_CDCD:`UART_MS_CCTS] <= #1 {dcd, ri, dsr, cts};
483
        end
484
end
485
 
486
// Line Status Register
487 37 gorban
 
488
// activation conditions
489 45 gorban
assign lsr0 = (rf_count==0 && fifo_write);  // data in receiver fifo available set condition
490 37 gorban
assign lsr1 = rf_overrun;     // Receiver overrun error
491
assign lsr2 = rf_data_out[1]; // parity error bit
492
assign lsr3 = rf_data_out[0]; // framing error bit
493 45 gorban
assign lsr4 = rf_data_out[2]; // break error in the character
494 37 gorban
assign lsr5 = (tf_count==5'b0);  // transmitter fifo is empty
495 48 gorban
assign lsr6 = (tf_count==5'b0 && (tstate == /*`S_IDLE */ 0)); // transmitter empty
496 37 gorban
assign lsr7 = rf_error_bit;
497
 
498
// lsr bit0 (receiver data available)
499 45 gorban
reg      lsr0_d;
500
 
501 27 mohor
always @(posedge clk or posedge wb_rst_i)
502 45 gorban
        if (wb_rst_i) lsr0_d <= #1 0;
503
        else lsr0_d <= #1 lsr0;
504
 
505
always @(posedge clk or posedge wb_rst_i)
506 37 gorban
        if (wb_rst_i) lsr0r <= #1 0;
507 45 gorban
        else lsr0r <= #1 (rf_count==1 && fifo_read) ? 0 : // deassert condition
508
                                          lsr0r || (lsr0 && ~lsr0_d); // set on rise of lsr0 and keep asserted until deasserted 
509 27 mohor
 
510 37 gorban
// lsr bit 1 (receiver overrun)
511
reg lsr1_d; // delayed
512 29 mohor
 
513 37 gorban
always @(posedge clk or posedge wb_rst_i)
514
        if (wb_rst_i) lsr1_d <= #1 0;
515
        else lsr1_d <= #1 lsr1;
516
 
517
always @(posedge clk or posedge wb_rst_i)
518 43 mohor
        if (wb_rst_i) lsr1r <= #1 0;
519 45 gorban
        else    lsr1r <= #1     lsr_mask ? 0 : lsr1r || (lsr1 && ~lsr1_d); // set on rise
520 37 gorban
 
521
// lsr bit 2 (parity error)
522
reg lsr2_d; // delayed
523
 
524
always @(posedge clk or posedge wb_rst_i)
525
        if (wb_rst_i) lsr2_d <= #1 0;
526
        else lsr2_d <= #1 lsr2;
527
 
528
always @(posedge clk or posedge wb_rst_i)
529 44 gorban
        if (wb_rst_i) lsr2r <= #1 0;
530 45 gorban
        else lsr2r <= #1 lsr_mask ? 0 : lsr2r || (lsr2 && ~lsr2_d); // set on rise
531 37 gorban
 
532
// lsr bit 3 (framing error)
533
reg lsr3_d; // delayed
534
 
535
always @(posedge clk or posedge wb_rst_i)
536
        if (wb_rst_i) lsr3_d <= #1 0;
537
        else lsr3_d <= #1 lsr3;
538
 
539
always @(posedge clk or posedge wb_rst_i)
540 44 gorban
        if (wb_rst_i) lsr3r <= #1 0;
541 45 gorban
        else lsr3r <= #1 lsr_mask ? 0 : lsr3r || (lsr3 && ~lsr3_d); // set on rise
542 37 gorban
 
543
// lsr bit 4 (break indicator)
544
reg lsr4_d; // delayed
545
 
546
always @(posedge clk or posedge wb_rst_i)
547
        if (wb_rst_i) lsr4_d <= #1 0;
548
        else lsr4_d <= #1 lsr4;
549
 
550
always @(posedge clk or posedge wb_rst_i)
551 44 gorban
        if (wb_rst_i) lsr4r <= #1 0;
552 45 gorban
        else lsr4r <= #1 lsr_mask ? 0 : lsr4r || (lsr4 && ~lsr4_d);
553 37 gorban
 
554
// lsr bit 5 (transmitter fifo is empty)
555
reg lsr5_d;
556
wire tx_fifo_write;
557
assign tx_fifo_write = (wb_we_i && ~dlab && wb_addr_i==`UART_REG_TR);
558
 
559
always @(posedge clk or posedge wb_rst_i)
560 45 gorban
        if (wb_rst_i) lsr5_d <= #1 1;
561 37 gorban
        else lsr5_d <= #1 lsr5;
562
 
563
always @(posedge clk or posedge wb_rst_i)
564 45 gorban
        if (wb_rst_i) lsr5r <= #1 1;
565 48 gorban
        else lsr5r <= #1 (tx_fifo_write) ? 0 :  lsr5r || (lsr5 && ~lsr5_d);
566 37 gorban
 
567
// lsr bit 6 (transmitter empty indicator)
568
reg lsr6_d;
569
 
570
always @(posedge clk or posedge wb_rst_i)
571 45 gorban
        if (wb_rst_i) lsr6_d <= #1 1;
572 37 gorban
        else lsr6_d <= #1 lsr6;
573
 
574
always @(posedge clk or posedge wb_rst_i)
575 45 gorban
        if (wb_rst_i) lsr6r <= #1 1;
576 48 gorban
        else lsr6r <= #1 (tx_fifo_write) ? 0 : lsr6r || (lsr6 && ~lsr6_d);
577 37 gorban
 
578
// lsr bit 7 (error in fifo)
579
reg lsr7_d;
580
 
581
always @(posedge clk or posedge wb_rst_i)
582
        if (wb_rst_i) lsr7_d <= #1 0;
583
        else lsr7_d <= #1 lsr7;
584
 
585
always @(posedge clk or posedge wb_rst_i)
586 44 gorban
        if (wb_rst_i) lsr7r <= #1 0;
587 45 gorban
        else lsr7r <= #1 lsr_mask ? 0 : lsr7r || (lsr7 && ~lsr7_d);
588 37 gorban
 
589 29 mohor
// Frequency divider
590 37 gorban
always @(posedge clk or posedge wb_rst_i)
591 29 mohor
begin
592
        if (wb_rst_i)
593
                dlc <= #1 0;
594
        else
595 37 gorban
                if (start_dlc | ~ (|dlc))
596
                        dlc <= #1 dl - 1;               // preset counter
597
                else
598
                        dlc <= #1 dlc - 1;              // decrement counter
599 29 mohor
end
600
 
601 27 mohor
// Enable signal generation logic
602
always @(posedge clk or posedge wb_rst_i)
603
begin
604
        if (wb_rst_i)
605
                enable <= #1 1'b0;
606
        else
607 37 gorban
                if (|dl & ~(|dlc))     // dl>0 & dlc==0
608
                        enable <= #1 1'b1;
609
                else
610
                        enable <= #1 1'b0;
611 27 mohor
end
612
 
613 37 gorban
//
614
//      INTERRUPT LOGIC
615
//
616 29 mohor
 
617 37 gorban
assign rls_int  = ier[`UART_IE_RLS] && (lsr[`UART_LS_OE] || lsr[`UART_LS_PE] || lsr[`UART_LS_FE] || lsr[`UART_LS_BI]);
618
assign rda_int  = ier[`UART_IE_RDA] && (rf_count >= {1'b0,trigger_level});
619 40 gorban
assign thre_int = ier[`UART_IE_THRE] && lsr[`UART_LS_TFE];
620 37 gorban
assign ms_int   = ier[`UART_IE_MS] && (| msr[3:0]);
621
assign ti_int   = ier[`UART_IE_RDA] && (counter_t == 10'b0);
622 29 mohor
 
623 37 gorban
reg      rls_int_d;
624
reg      thre_int_d;
625
reg      ms_int_d;
626
reg      ti_int_d;
627 45 gorban
reg      rda_int_d;
628 29 mohor
 
629 37 gorban
// delay lines
630
always  @(posedge clk or posedge wb_rst_i)
631
        if (wb_rst_i) rls_int_d <= #1 0;
632
        else rls_int_d <= #1 rls_int;
633 29 mohor
 
634 37 gorban
always  @(posedge clk or posedge wb_rst_i)
635 45 gorban
        if (wb_rst_i) rda_int_d <= #1 0;
636
        else rda_int_d <= #1 rda_int;
637
 
638
always  @(posedge clk or posedge wb_rst_i)
639 37 gorban
        if (wb_rst_i) thre_int_d <= #1 0;
640
        else thre_int_d <= #1 thre_int;
641 29 mohor
 
642 37 gorban
always  @(posedge clk or posedge wb_rst_i)
643
        if (wb_rst_i) ms_int_d <= #1 0;
644
        else ms_int_d <= #1 ms_int;
645 29 mohor
 
646 37 gorban
always  @(posedge clk or posedge wb_rst_i)
647 41 mohor
        if (wb_rst_i) ti_int_d <= #1 0;
648 37 gorban
        else ti_int_d <= #1 ti_int;
649 27 mohor
 
650 37 gorban
// rise detection signals
651
 
652
wire     rls_int_rise;
653
wire     thre_int_rise;
654
wire     ms_int_rise;
655
wire     ti_int_rise;
656 45 gorban
wire     rda_int_rise;
657 37 gorban
 
658 45 gorban
assign rda_int_rise    = rda_int & ~rda_int_d;
659 37 gorban
assign rls_int_rise       = rls_int & ~rls_int_d;
660
assign thre_int_rise   = thre_int & ~thre_int_d;
661
assign ms_int_rise        = ms_int & ~ms_int_d;
662
assign ti_int_rise        = ti_int & ~ti_int_d;
663
 
664
// interrupt pending flags
665
reg     rls_int_pnd;
666 45 gorban
reg     rda_int_pnd;
667 37 gorban
reg     thre_int_pnd;
668
reg     ms_int_pnd;
669
reg     ti_int_pnd;
670
 
671
// interrupt pending flags assignments
672
always  @(posedge clk or posedge wb_rst_i)
673
        if (wb_rst_i) rls_int_pnd <= #1 0;
674
        else
675
                rls_int_pnd <= #1 lsr_mask ? 0 :                                                 // reset condition
676
                                                        rls_int_rise ? 1 :                                              // latch condition
677
                                                        rls_int_pnd && ier[`UART_IE_RLS];       // default operation: remove if masked
678
 
679
always  @(posedge clk or posedge wb_rst_i)
680 45 gorban
        if (wb_rst_i) rda_int_pnd <= #1 0;
681
        else
682
                rda_int_pnd <= #1 ((rf_count == {1'b0,trigger_level}) && fifo_read) ? 0 :        // reset condition
683
                                                        rda_int_rise ? 1 :                                              // latch condition
684
                                                        rda_int_pnd && ier[`UART_IE_RDA];       // default operation: remove if masked
685
 
686
always  @(posedge clk or posedge wb_rst_i)
687 37 gorban
        if (wb_rst_i) thre_int_pnd <= #1 0;
688
        else
689 45 gorban
                thre_int_pnd <= #1 fifo_write || iir_read ? 0 :
690 37 gorban
                                                        thre_int_rise ? 1 :
691
                                                        thre_int_pnd && ier[`UART_IE_THRE];
692
 
693
always  @(posedge clk or posedge wb_rst_i)
694
        if (wb_rst_i) ms_int_pnd <= #1 0;
695
        else
696
                ms_int_pnd <= #1 msr_read ? 0 :
697
                                                        ms_int_rise ? 1 :
698
                                                        ms_int_pnd && ier[`UART_IE_MS];
699
 
700
always  @(posedge clk or posedge wb_rst_i)
701 42 mohor
        if (wb_rst_i) ti_int_pnd <= #1 0;
702 37 gorban
        else
703
                ti_int_pnd <= #1 fifo_read ? 0 :
704
                                                        ti_int_rise ? 1 :
705
                                                        ti_int_pnd && ier[`UART_IE_RDA];
706
// end of pending flags
707
 
708
// INT_O logic
709 27 mohor
always @(posedge clk or posedge wb_rst_i)
710
begin
711
        if (wb_rst_i)
712
                int_o <= #1 1'b0;
713
        else
714 37 gorban
                int_o <= #1
715
                                        rls_int_pnd             ?       ~lsr_mask                                       :
716 45 gorban
                                        rda_int_pnd             ? 1                                                             :
717 37 gorban
                                        ti_int_pnd              ? ~fifo_read                                    :
718 45 gorban
                                        thre_int_pnd    ? !(fifo_write & iir_read) :
719 37 gorban
                                        ms_int_pnd              ? ~msr_read                                             :
720
                                        0;       // if no interrupt are pending
721 27 mohor
end
722
 
723
 
724
// Interrupt Identification register
725
always @(posedge clk or posedge wb_rst_i)
726
begin
727
        if (wb_rst_i)
728
                iir <= #1 1;
729
        else
730 37 gorban
        if (rls_int_pnd)  // interrupt is pending
731 27 mohor
        begin
732
                iir[`UART_II_II] <= #1 `UART_II_RLS;    // set identification register to correct value
733
                iir[`UART_II_IP] <= #1 1'b0;            // and clear the IIR bit 0 (interrupt pending)
734 37 gorban
        end else // the sequence of conditions determines priority of interrupt identification
735 27 mohor
        if (rda_int)
736
        begin
737
                iir[`UART_II_II] <= #1 `UART_II_RDA;
738
                iir[`UART_II_IP] <= #1 1'b0;
739
        end
740 37 gorban
        else if (ti_int_pnd)
741 27 mohor
        begin
742
                iir[`UART_II_II] <= #1 `UART_II_TI;
743
                iir[`UART_II_IP] <= #1 1'b0;
744
        end
745 37 gorban
        else if (thre_int_pnd)
746 27 mohor
        begin
747
                iir[`UART_II_II] <= #1 `UART_II_THRE;
748
                iir[`UART_II_IP] <= #1 1'b0;
749
        end
750 37 gorban
        else if (ms_int_pnd)
751 27 mohor
        begin
752
                iir[`UART_II_II] <= #1 `UART_II_MS;
753
                iir[`UART_II_IP] <= #1 1'b0;
754 37 gorban
        end else        // no interrupt is pending
755 27 mohor
        begin
756 40 gorban
                iir[`UART_II_II] <= #1 0;
757 27 mohor
                iir[`UART_II_IP] <= #1 1'b1;
758
        end
759
end
760
 
761
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.