OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] [uart16750/] [trunk/] [syn/] [Altera/] [CycloneII/] [UART16750.flow.rpt] - Blame information for rev 23

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 16 hasw
Flow report for UART16750
2
Tue Feb 17 23:02:41 2009
3
Quartus II Version 8.0 Build 215 05/29/2008 SJ Full Version
4
 
5
 
6
---------------------
7
; Table of Contents ;
8
---------------------
9
  1. Legal Notice
10
  2. Flow Summary
11
  3. Flow Settings
12
  4. Flow Non-Default Global Settings
13
  5. Flow Elapsed Time
14
  6. Flow Log
15
 
16
 
17
 
18
----------------
19
; Legal Notice ;
20
----------------
21
Copyright (C) 1991-2008 Altera Corporation
22
Your use of Altera Corporation's design tools, logic functions
23
and other software and tools, and its AMPP partner logic
24
functions, and any output files from any of the foregoing
25
(including device programming or simulation files), and any
26
associated documentation or information are expressly subject
27
to the terms and conditions of the Altera Program License
28
Subscription Agreement, Altera MegaCore Function License
29
Agreement, or other applicable license agreement, including,
30
without limitation, that your use is for the sole purpose of
31
programming logic devices manufactured by Altera and sold by
32
Altera or its authorized distributors.  Please refer to the
33
applicable agreement for further details.
34
 
35
 
36
 
37
+-------------------------------------------------------------------------------+
38
; Flow Summary                                                                  ;
39
+------------------------------------+------------------------------------------+
40
; Flow Status                        ; Analyzed - Tue Feb 17 23:02:41 2009      ;
41
; Quartus II Version                 ; 8.0 Build 215 05/29/2008 SJ Full Version ;
42
; Revision Name                      ; UART16750                                ;
43
; Top-level Entity Name              ; UART16750                                ;
44
; Family                             ; Cyclone II                               ;
45
; Device                             ; EP2C5F256C6                              ;
46
; Timing Models                      ; Final                                    ;
47
; Met timing requirements            ; Yes                                      ;
48
; Total logic elements               ; 448 / 4,608 ( 10 % )                     ;
49
;     Total combinational functions  ; 418 / 4,608 ( 9 % )                      ;
50
;     Dedicated logic registers      ; 285 / 4,608 ( 6 % )                      ;
51
; Total registers                    ; 285                                      ;
52
; Total pins                         ; 36 / 158 ( 23 % )                        ;
53
; Total virtual pins                 ; 0                                        ;
54
; Total memory bits                  ; 1,216 / 119,808 ( 1 % )                  ;
55
; Embedded Multiplier 9-bit elements ; 0 / 26 ( 0 % )                           ;
56
; Total PLLs                         ; 0 / 2 ( 0 % )                            ;
57
+------------------------------------+------------------------------------------+
58
 
59
 
60
+-----------------------------------------+
61
; Flow Settings                           ;
62
+-------------------+---------------------+
63
; Option            ; Setting             ;
64
+-------------------+---------------------+
65
; Start date & time ; 02/17/2009 23:02:25 ;
66
; Main task         ; Compilation         ;
67
; Revision Name     ; UART16750           ;
68
+-------------------+---------------------+
69
 
70
 
71
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
72
; Flow Non-Default Global Settings                                                                                                                                                                                                                                                                             ;
73
+------------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+---------------+-------------+------------+
74
; Assignment Name                    ; Value                                                                                                                                                                                                                        ; Default Value ; Entity Name ; Section Id ;
75
+------------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+---------------+-------------+------------+
76
; COMPILER_SIGNATURE_ID              ; 18438518506.123490814503692                                                                                                                                                                                                  ; --            ; --          ; --         ;
77
; ENABLE_DA_RULE                     ; C101, C102, C103, C104, C105, C106, R101, R102, R103, R104, R105, T101, T102, A101, A102, A103, A104, A105, A106, A107, A108, A109, A110, S101, S102, S103, S104, D101, D102, D103, H101, H102, M101, M102, M103, M104, M105 ; --            ; --          ; --         ;
78
; ENABLE_DRC_SETTINGS                ; On                                                                                                                                                                                                                           ; Off           ; --          ; --         ;
79
; FMAX_REQUIREMENT                   ; 33.33 MHz                                                                                                                                                                                                                    ; --            ; --          ; --         ;
80
; IOBANK_VCCIO                       ; 3.3V                                                                                                                                                                                                                         ; --            ; --          ; 3          ;
81
; PARTITION_COLOR                    ; 14622752                                                                                                                                                                                                                     ; --            ; --          ; Top        ;
82
; PARTITION_NETLIST_TYPE             ; SOURCE                                                                                                                                                                                                                       ; --            ; --          ; Top        ;
83
; TCO_REQUIREMENT                    ; 15 ns                                                                                                                                                                                                                        ; --            ; --          ; --         ;
84
; TSU_REQUIREMENT                    ; 10 ns                                                                                                                                                                                                                        ; --            ; --          ; --         ;
85
; USE_GENERATED_PHYSICAL_CONSTRAINTS ; Off                                                                                                                                                                                                                          ; --            ; --          ; eda_palace ;
86
+------------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+---------------+-------------+------------+
87
 
88
 
89
+-----------------------------------------------------------------------------------------------------------------------------+
90
; Flow Elapsed Time                                                                                                           ;
91
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+
92
; Module Name             ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ;
93
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+
94
; Analysis & Synthesis    ; 00:00:05     ; 1.0                     ; 182 MB              ; 00:00:06                           ;
95
; Fitter                  ; 00:00:04     ; 1.0                     ; 190 MB              ; 00:00:04                           ;
96
; Assembler               ; 00:00:01     ; 1.0                     ; 146 MB              ; 00:00:01                           ;
97
; Classic Timing Analyzer ; 00:00:00     ; 1.0                     ; 124 MB              ; 00:00:01                           ;
98
; Design Assistant        ; 00:00:01     ; 1.0                     ; 115 MB              ; 00:00:01                           ;
99
; Total                   ; 00:00:11     ; --                      ; --                  ; 00:00:13                           ;
100
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+
101
 
102
 
103
------------
104
; Flow Log ;
105
------------
106
quartus_map --read_settings_files=on --write_settings_files=off UART16750 -c UART16750
107
quartus_fit --read_settings_files=off --write_settings_files=off UART16750 -c UART16750
108
quartus_asm --read_settings_files=off --write_settings_files=off UART16750 -c UART16750
109
quartus_tan --read_settings_files=off --write_settings_files=off UART16750 -c UART16750 --timing_analysis_only
110
quartus_drc --read_settings_files=off --write_settings_files=off UART16750 -c UART16750
111
 
112
 
113
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.