OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] [uart16750/] [trunk/] [syn/] [Altera/] [CycloneII/] [slib_clock_div.bsf] - Blame information for rev 17

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 16 hasw
/*
2
WARNING: Do NOT edit the input and output ports in this file in a text
3
editor if you plan to continue editing the block that represents it in
4
the Block Editor! File corruption is VERY likely to occur.
5
*/
6
/*
7
Copyright (C) 1991-2008 Altera Corporation
8
Your use of Altera Corporation's design tools, logic functions
9
and other software and tools, and its AMPP partner logic
10
functions, and any output files from any of the foregoing
11
(including device programming or simulation files), and any
12
associated documentation or information are expressly subject
13
to the terms and conditions of the Altera Program License
14
Subscription Agreement, Altera MegaCore Function License
15
Agreement, or other applicable license agreement, including,
16
without limitation, that your use is for the sole purpose of
17
programming logic devices manufactured by Altera and sold by
18
Altera or its authorized distributors.  Please refer to the
19
applicable agreement for further details.
20
*/
21
(header "symbol" (version "1.1"))
22
(symbol
23
        (rect 16 16 112 112)
24
        (text "slib_clock_div" (rect 5 0 74 12)(font "Arial" ))
25
        (text "inst" (rect 8 80 25 92)(font "Arial" ))
26
        (port
27
                (pt 0 32)
28
                (input)
29
                (text "CLK" (rect 0 0 21 12)(font "Arial" ))
30
                (text "CLK" (rect 21 27 42 39)(font "Arial" ))
31
                (line (pt 0 32)(pt 16 32)(line_width 1))
32
        )
33
        (port
34
                (pt 0 48)
35
                (input)
36
                (text "RST" (rect 0 0 21 12)(font "Arial" ))
37
                (text "RST" (rect 21 43 42 55)(font "Arial" ))
38
                (line (pt 0 48)(pt 16 48)(line_width 1))
39
        )
40
        (port
41
                (pt 0 64)
42
                (input)
43
                (text "CE" (rect 0 0 15 12)(font "Arial" ))
44
                (text "CE" (rect 21 59 36 71)(font "Arial" ))
45
                (line (pt 0 64)(pt 16 64)(line_width 1))
46
        )
47
        (port
48
                (pt 96 32)
49
                (output)
50
                (text "Q" (rect 0 0 8 12)(font "Arial" ))
51
                (text "Q" (rect 67 27 75 39)(font "Arial" ))
52
                (line (pt 96 32)(pt 80 32)(line_width 1))
53
        )
54
        (parameter
55
                "RATIO"
56
                "4"
57
                ""
58
        )
59
        (drawing
60
                (rectangle (rect 16 16 80 80)(line_width 1))
61
        )
62
        (annotation_block (parameter)(rect 112 -64 212 16))
63
)

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.