OpenCores
URL https://opencores.org/ocsvn/uart_block/uart_block/trunk

Subversion Repositories uart_block

[/] [uart_block/] [trunk/] [hdl/] [iseProject/] [fuse.log] - Blame information for rev 15

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 15 leonardoar
Running: /opt/Xilinx/13.4/ISE_DS/ISE/bin/lin/unwrapped/fuse -intstyle ise -incremental -o /home/laraujo/work/uart_block/hdl/iseProject/testSerial_receiver_isim_beh.exe -prj /home/laraujo/work/uart_block/hdl/iseProject/testSerial_receiver_beh.prj work.testSerial_receiver
2 10 leonardoar
ISim O.87xd (signature 0x8ddf5b5d)
3
Number of CPUs detected in this system: 4
4
Turning on mult-threading, number of parallel sub-compilation jobs: 8
5
Determining compilation order of HDL files
6
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/pkgDefinitions.vhd" into library work
7 15 leonardoar
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/serial_receiver.vhd" into library work
8
Parsing VHDL file "/home/laraujo/work/uart_block/hdl/iseProject/testSerial_receiver.vhd" into library work
9 10 leonardoar
Starting static elaboration
10
Completed static elaboration
11 15 leonardoar
Fuse Memory Usage: 36024 KB
12
Fuse CPU Usage: 1080 ms
13 10 leonardoar
Compiling package standard
14
Compiling package std_logic_1164
15
Compiling package pkgdefinitions
16 15 leonardoar
Compiling architecture behavioral of entity serial_receiver [serial_receiver_default]
17
Compiling architecture behavior of entity testserial_receiver
18 10 leonardoar
Time Resolution for simulation is 1ps.
19 15 leonardoar
Compiled 6 VHDL Units
20
Built simulation executable /home/laraujo/work/uart_block/hdl/iseProject/testSerial_receiver_isim_beh.exe
21
Fuse Memory Usage: 79448 KB
22
Fuse CPU Usage: 1110 ms
23
GCC CPU Usage: 300 ms

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.