OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [hostController/] [softransmit.v] - Blame information for rev 14

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 5 sfielding
 
2
//////////////////////////////////////////////////////////////////////
3
////                                                              ////
4
//// softransmit
5
////                                                              ////
6
//// This file is part of the usbhostslave opencores effort.
7
//// http://www.opencores.org/cores/usbhostslave/                 ////
8
////                                                              ////
9
//// Module Description:                                          ////
10
//// 
11
////                                                              ////
12
//// To Do:                                                       ////
13
//// 
14
////                                                              ////
15
//// Author(s):                                                   ////
16
//// - Steve Fielding, sfielding@base2designs.com                 ////
17
////                                                              ////
18
//////////////////////////////////////////////////////////////////////
19
////                                                              ////
20
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
21
////                                                              ////
22
//// This source file may be used and distributed without         ////
23
//// restriction provided that this copyright statement is not    ////
24
//// removed from the file and that any derivative work contains  ////
25
//// the original copyright notice and the associated disclaimer. ////
26
////                                                              ////
27
//// This source file is free software; you can redistribute it   ////
28
//// and/or modify it under the terms of the GNU Lesser General   ////
29
//// Public License as published by the Free Software Foundation; ////
30
//// either version 2.1 of the License, or (at your option) any   ////
31
//// later version.                                               ////
32
////                                                              ////
33
//// This source is distributed in the hope that it will be       ////
34
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
35
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
36
//// PURPOSE. See the GNU Lesser General Public License for more  ////
37
//// details.                                                     ////
38
////                                                              ////
39
//// You should have received a copy of the GNU Lesser General    ////
40
//// Public License along with this source; if not, download it   ////
41
//// from http://www.opencores.org/lgpl.shtml                     ////
42
////                                                              ////
43
//////////////////////////////////////////////////////////////////////
44
//
45
`timescale 1ns / 1ps
46
`include "usbHostControl_h.v"
47
 
48
 
49
module SOFTransmit (clk, rst, sendPacketArbiterGnt, sendPacketArbiterReq, sendPacketRdy, sendPacketWEn, SOFEnable, SOFSent, SOFSyncEn, SOFTimer, SOFTimerClr);
50
input   clk;
51
input   rst;
52
input   sendPacketArbiterGnt;
53
input   sendPacketRdy;
54
input   SOFEnable;    // After host software asserts SOFEnable, must wait TBD time before asserting SOFSyncEn
55
input   SOFSyncEn;
56
input   [15:0]SOFTimer;
57
output  sendPacketArbiterReq;
58
output  sendPacketWEn;
59
output  SOFSent;    // single cycle pulse
60
output  SOFTimerClr;    // Single cycle pulse
61
 
62
wire    clk;
63
wire    rst;
64
wire    sendPacketArbiterGnt;
65
reg     sendPacketArbiterReq, next_sendPacketArbiterReq;
66
wire    sendPacketRdy;
67
reg     sendPacketWEn, next_sendPacketWEn;
68
wire    SOFEnable;
69
reg     SOFSent, next_SOFSent;
70
wire    SOFSyncEn;
71
wire    [15:0]SOFTimer;
72
reg     SOFTimerClr, next_SOFTimerClr;
73
 
74 14 sfielding
// diagram signals declarations
75
reg  [7:0]i, next_i;
76
 
77 5 sfielding
// BINARY ENCODED state machine: SOFTx
78
// State codes definitions:
79
`define START_STX 3'b000
80
`define WAIT_SOF_NEAR 3'b001
81
`define WAIT_SP_GNT 3'b010
82
`define WAIT_SOF_NOW 3'b011
83
`define SOF_FIN 3'b100
84 14 sfielding
`define DLY_SOF_CHK1 3'b101
85
`define DLY_SOF_CHK2 3'b110
86 5 sfielding
 
87
reg [2:0]CurrState_SOFTx, NextState_SOFTx;
88
 
89
 
90
// Machine: SOFTx
91
 
92
// NextState logic (combinatorial)
93 14 sfielding
always @ (SOFTimer or SOFSyncEn or SOFEnable or sendPacketArbiterGnt or sendPacketRdy or i or SOFSent or SOFTimerClr or sendPacketArbiterReq or sendPacketWEn or CurrState_SOFTx)
94 5 sfielding
begin
95
  NextState_SOFTx <= CurrState_SOFTx;
96
  // Set default values for outputs and signals
97
  next_SOFSent <= SOFSent;
98
  next_SOFTimerClr <= SOFTimerClr;
99
  next_sendPacketArbiterReq <= sendPacketArbiterReq;
100
  next_sendPacketWEn <= sendPacketWEn;
101 14 sfielding
  next_i <= i;
102 5 sfielding
  case (CurrState_SOFTx)  // synopsys parallel_case full_case
103
    `START_STX:
104
    begin
105
      NextState_SOFTx <= `WAIT_SOF_NEAR;
106
    end
107
    `WAIT_SOF_NEAR:
108
    begin
109
      if (SOFTimer >= `SOF_TX_TIME - `SOF_TX_MARGIN ||
110
        (SOFSyncEn == 1'b1 &&
111
        SOFEnable == 1'b1))
112
      begin
113
        NextState_SOFTx <= `WAIT_SP_GNT;
114
        next_sendPacketArbiterReq <= 1'b1;
115
      end
116
    end
117
    `WAIT_SP_GNT:
118
    begin
119
      if (sendPacketArbiterGnt == 1'b1 && sendPacketRdy == 1'b1)
120
      begin
121
        NextState_SOFTx <= `WAIT_SOF_NOW;
122
      end
123
    end
124
    `WAIT_SOF_NOW:
125
    begin
126
      if (SOFTimer >= `SOF_TX_TIME)
127
      begin
128
        NextState_SOFTx <= `SOF_FIN;
129
        next_sendPacketWEn <= 1'b1;
130
        next_SOFTimerClr <= 1'b1;
131
        next_SOFSent <= 1'b1;
132
      end
133
      else if (SOFEnable == 1'b0)
134
      begin
135
        NextState_SOFTx <= `SOF_FIN;
136
        next_SOFTimerClr <= 1'b1;
137
      end
138
    end
139
    `SOF_FIN:
140
    begin
141
      next_sendPacketWEn <= 1'b0;
142
      next_SOFTimerClr <= 1'b0;
143
      next_SOFSent <= 1'b0;
144 14 sfielding
      if (sendPacketRdy == 1'b1)
145
      begin
146
        NextState_SOFTx <= `DLY_SOF_CHK1;
147
        next_i <= 8'h00;
148
      end
149 5 sfielding
    end
150 14 sfielding
    `DLY_SOF_CHK1:
151
    begin
152
      next_i <= i + 1'b1;
153
      if (i==8'hff)
154
      begin
155
        NextState_SOFTx <= `DLY_SOF_CHK2;
156
        next_sendPacketArbiterReq <= 1'b0;
157
        next_i <= 8'h00;
158
      end
159
    end
160
    `DLY_SOF_CHK2:
161
    begin
162
      next_i <= i + 1'b1;
163
      if (i==8'hff)
164
      begin
165
        NextState_SOFTx <= `WAIT_SOF_NEAR;
166
      end
167
    end
168 5 sfielding
  endcase
169
end
170
 
171
// Current State Logic (sequential)
172
always @ (posedge clk)
173
begin
174
  if (rst)
175
    CurrState_SOFTx <= `START_STX;
176
  else
177
    CurrState_SOFTx <= NextState_SOFTx;
178
end
179
 
180
// Registered outputs logic
181
always @ (posedge clk)
182
begin
183
  if (rst)
184
  begin
185
    SOFSent <= 1'b0;
186
    SOFTimerClr <= 1'b0;
187
    sendPacketArbiterReq <= 1'b0;
188
    sendPacketWEn <= 1'b0;
189 14 sfielding
    i <= 8'h00;
190 5 sfielding
  end
191
  else
192
  begin
193
    SOFSent <= next_SOFSent;
194
    SOFTimerClr <= next_SOFTimerClr;
195
    sendPacketArbiterReq <= next_sendPacketArbiterReq;
196
    sendPacketWEn <= next_sendPacketWEn;
197 14 sfielding
    i <= next_i;
198 5 sfielding
  end
199
end
200
 
201 2 sfielding
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.