OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [hostController/] [softransmit.v] - Blame information for rev 9

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 5 sfielding
 
2
//////////////////////////////////////////////////////////////////////
3
////                                                              ////
4
//// softransmit
5
////                                                              ////
6
//// This file is part of the usbhostslave opencores effort.
7
//// http://www.opencores.org/cores/usbhostslave/                 ////
8
////                                                              ////
9
//// Module Description:                                          ////
10
//// 
11
////                                                              ////
12
//// To Do:                                                       ////
13
//// 
14
////                                                              ////
15
//// Author(s):                                                   ////
16
//// - Steve Fielding, sfielding@base2designs.com                 ////
17
////                                                              ////
18
//////////////////////////////////////////////////////////////////////
19
////                                                              ////
20
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
21
////                                                              ////
22
//// This source file may be used and distributed without         ////
23
//// restriction provided that this copyright statement is not    ////
24
//// removed from the file and that any derivative work contains  ////
25
//// the original copyright notice and the associated disclaimer. ////
26
////                                                              ////
27
//// This source file is free software; you can redistribute it   ////
28
//// and/or modify it under the terms of the GNU Lesser General   ////
29
//// Public License as published by the Free Software Foundation; ////
30
//// either version 2.1 of the License, or (at your option) any   ////
31
//// later version.                                               ////
32
////                                                              ////
33
//// This source is distributed in the hope that it will be       ////
34
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
35
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
36
//// PURPOSE. See the GNU Lesser General Public License for more  ////
37
//// details.                                                     ////
38
////                                                              ////
39
//// You should have received a copy of the GNU Lesser General    ////
40
//// Public License along with this source; if not, download it   ////
41
//// from http://www.opencores.org/lgpl.shtml                     ////
42
////                                                              ////
43
//////////////////////////////////////////////////////////////////////
44
//
45
`timescale 1ns / 1ps
46
`include "usbHostControl_h.v"
47
 
48
 
49
module SOFTransmit (clk, rst, sendPacketArbiterGnt, sendPacketArbiterReq, sendPacketRdy, sendPacketWEn, SOFEnable, SOFSent, SOFSyncEn, SOFTimer, SOFTimerClr);
50
input   clk;
51
input   rst;
52
input   sendPacketArbiterGnt;
53
input   sendPacketRdy;
54
input   SOFEnable;    // After host software asserts SOFEnable, must wait TBD time before asserting SOFSyncEn
55
input   SOFSyncEn;
56
input   [15:0]SOFTimer;
57
output  sendPacketArbiterReq;
58
output  sendPacketWEn;
59
output  SOFSent;    // single cycle pulse
60
output  SOFTimerClr;    // Single cycle pulse
61
 
62
wire    clk;
63
wire    rst;
64
wire    sendPacketArbiterGnt;
65
reg     sendPacketArbiterReq, next_sendPacketArbiterReq;
66
wire    sendPacketRdy;
67
reg     sendPacketWEn, next_sendPacketWEn;
68
wire    SOFEnable;
69
reg     SOFSent, next_SOFSent;
70
wire    SOFSyncEn;
71
wire    [15:0]SOFTimer;
72
reg     SOFTimerClr, next_SOFTimerClr;
73
 
74
// BINARY ENCODED state machine: SOFTx
75
// State codes definitions:
76
`define START_STX 3'b000
77
`define WAIT_SOF_NEAR 3'b001
78
`define WAIT_SP_GNT 3'b010
79
`define WAIT_SOF_NOW 3'b011
80
`define SOF_FIN 3'b100
81
 
82
reg [2:0]CurrState_SOFTx, NextState_SOFTx;
83
 
84
 
85
// Machine: SOFTx
86
 
87
// NextState logic (combinatorial)
88
always @ (SOFTimer or SOFSyncEn or SOFEnable or sendPacketArbiterGnt or sendPacketRdy or SOFSent or SOFTimerClr or sendPacketArbiterReq or sendPacketWEn or CurrState_SOFTx)
89
begin
90
  NextState_SOFTx <= CurrState_SOFTx;
91
  // Set default values for outputs and signals
92
  next_SOFSent <= SOFSent;
93
  next_SOFTimerClr <= SOFTimerClr;
94
  next_sendPacketArbiterReq <= sendPacketArbiterReq;
95
  next_sendPacketWEn <= sendPacketWEn;
96
  case (CurrState_SOFTx)  // synopsys parallel_case full_case
97
    `START_STX:
98
    begin
99
      NextState_SOFTx <= `WAIT_SOF_NEAR;
100
    end
101
    `WAIT_SOF_NEAR:
102
    begin
103
      if (SOFTimer >= `SOF_TX_TIME - `SOF_TX_MARGIN ||
104
        (SOFSyncEn == 1'b1 &&
105
        SOFEnable == 1'b1))
106
      begin
107
        NextState_SOFTx <= `WAIT_SP_GNT;
108
        next_sendPacketArbiterReq <= 1'b1;
109
      end
110
    end
111
    `WAIT_SP_GNT:
112
    begin
113
      if (sendPacketArbiterGnt == 1'b1 && sendPacketRdy == 1'b1)
114
      begin
115
        NextState_SOFTx <= `WAIT_SOF_NOW;
116
      end
117
    end
118
    `WAIT_SOF_NOW:
119
    begin
120
      if (SOFTimer >= `SOF_TX_TIME)
121
      begin
122
        NextState_SOFTx <= `SOF_FIN;
123
        next_sendPacketWEn <= 1'b1;
124
        next_SOFTimerClr <= 1'b1;
125
        next_SOFSent <= 1'b1;
126
      end
127
      else if (SOFEnable == 1'b0)
128
      begin
129
        NextState_SOFTx <= `SOF_FIN;
130
        next_SOFTimerClr <= 1'b1;
131
      end
132
    end
133
    `SOF_FIN:
134
    begin
135
      next_sendPacketWEn <= 1'b0;
136
      next_SOFTimerClr <= 1'b0;
137
      next_SOFSent <= 1'b0;
138
      NextState_SOFTx <= `WAIT_SOF_NEAR;
139
      next_sendPacketArbiterReq <= 1'b0;
140
    end
141
  endcase
142
end
143
 
144
// Current State Logic (sequential)
145
always @ (posedge clk)
146
begin
147
  if (rst)
148
    CurrState_SOFTx <= `START_STX;
149
  else
150
    CurrState_SOFTx <= NextState_SOFTx;
151
end
152
 
153
// Registered outputs logic
154
always @ (posedge clk)
155
begin
156
  if (rst)
157
  begin
158
    SOFSent <= 1'b0;
159
    SOFTimerClr <= 1'b0;
160
    sendPacketArbiterReq <= 1'b0;
161
    sendPacketWEn <= 1'b0;
162
  end
163
  else
164
  begin
165
    SOFSent <= next_SOFSent;
166
    SOFTimerClr <= next_SOFTimerClr;
167
    sendPacketArbiterReq <= next_sendPacketArbiterReq;
168
    sendPacketWEn <= next_sendPacketWEn;
169
  end
170
end
171
 
172 2 sfielding
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.