OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [serialInterfaceEngine/] [updateCRC16.v] - Blame information for rev 5

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 sfielding
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
//// updateCRC16.v                                                ////
4
////                                                              ////
5
//// This file is part of the usbhostslave opencores effort.
6
//// <http://www.opencores.org/cores//>                           ////
7
////                                                              ////
8
//// Module Description:                                          ////
9
//// 
10
////                                                              ////
11
//// To Do:                                                       ////
12
//// 
13
////                                                              ////
14
//// Author(s):                                                   ////
15
//// - Steve Fielding, sfielding@base2designs.com                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE. See the GNU Lesser General Public License for more  ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from <http://www.opencores.org/lgpl.shtml>                   ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44 5 sfielding
// $Id: updateCRC16.v,v 1.2 2004-12-18 14:36:16 sfielding Exp $
45 2 sfielding
//
46
// CVS Revision History
47
//
48
// $Log: not supported by cvs2svn $
49 5 sfielding
// Revision 1.1.1.1  2004/10/11 04:01:04  sfielding
50
// Created
51 2 sfielding
//
52 5 sfielding
//
53 2 sfielding
 
54
module updateCRC16 (rstCRC, CRCResult, CRCEn, dataIn, ready, clk, rst);
55
input   rstCRC;
56
input   CRCEn;
57
input   [7:0] dataIn;
58
input   clk;
59
input   rst;
60
output  [15:0] CRCResult;
61
output ready;
62
 
63
wire   rstCRC;
64
wire   CRCEn;
65
wire   [7:0] dataIn;
66
wire   clk;
67
wire   rst;
68
reg    [15:0] CRCResult;
69
reg    ready;
70
 
71
reg doUpdateCRC;
72
reg [7:0] data;
73
reg [3:0] i;
74
 
75
always @(posedge clk)
76
begin
77
  if (rst == 1'b1 || rstCRC == 1'b1) begin
78
    doUpdateCRC <= 1'b0;
79
    i <= 4'h0;
80
    CRCResult <= 16'hffff;
81
    ready <= 1'b1;
82
  end
83
  else
84
  begin
85
    if (doUpdateCRC == 1'b0)
86
    begin
87
      if (CRCEn == 1'b1) begin
88 5 sfielding
        doUpdateCRC = 1'b1;
89
        data <= dataIn;
90 2 sfielding
        ready <= 1'b0;
91
    end
92 5 sfielding
    end
93 2 sfielding
    else begin
94 5 sfielding
      i <= i + 1'b1;
95
      if ( (CRCResult[0] ^ data[0]) == 1'b1) begin
96
        CRCResult <= {1'b0, CRCResult[15:1]} ^ 16'ha001;
97
      end
98
      else begin
99
        CRCResult <= {1'b0, CRCResult[15:1]};
100
      end
101
      data <= {1'b0, data[7:1]};
102
      if (i == 4'h7)
103
      begin
104
        doUpdateCRC <= 1'b0;
105 2 sfielding
        i <= 4'h0;
106
        ready <= 1'b1;
107 5 sfielding
      end
108 2 sfielding
    end
109
  end
110
end
111 5 sfielding
 
112 2 sfielding
 
113
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.