OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [slaveController/] [slaveRxStatusMonitor.v] - Blame information for rev 5

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 sfielding
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
//// slaveRxStatusMonitor.v                                       ////
4
////                                                              ////
5
//// This file is part of the usbhostslave opencores effort.
6
//// <http://www.opencores.org/cores//>                           ////
7
////                                                              ////
8
//// Module Description:                                          ////
9
//// 
10
////                                                              ////
11
//// To Do:                                                       ////
12
//// 
13
////                                                              ////
14
//// Author(s):                                                   ////
15
//// - Steve Fielding, sfielding@base2designs.com                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE. See the GNU Lesser General Public License for more  ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from <http://www.opencores.org/lgpl.shtml>                   ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44 5 sfielding
// $Id: slaveRxStatusMonitor.v,v 1.2 2004-12-18 14:36:20 sfielding Exp $
45 2 sfielding
//
46
// CVS Revision History
47
//
48
// $Log: not supported by cvs2svn $
49 5 sfielding
// Revision 1.1.1.1  2004/10/11 04:01:09  sfielding
50
// Created
51 2 sfielding
//
52 5 sfielding
//
53 2 sfielding
 
54
module slaveRxStatusMonitor(connectStateIn, connectStateOut, resumeDetectedIn, resetEventOut, resumeIntOut, clk, rst);
55
 
56
input [1:0] connectStateIn;
57
input resumeDetectedIn;
58
input clk;
59
input rst;
60
output resetEventOut;
61
output [1:0] connectStateOut;
62
output resumeIntOut;
63
 
64
wire [1:0] connectStateIn;
65
wire resumeDetectedIn;
66
reg resetEventOut;
67
reg [1:0] connectStateOut;
68
reg resumeIntOut;
69
wire clk;
70
wire rst;
71
 
72
reg [1:0]oldConnectState;
73
reg oldResumeDetected;
74
 
75
always @(connectStateIn)
76
begin
77 5 sfielding
  connectStateOut <= connectStateIn;
78 2 sfielding
end
79
 
80
 
81
always @(posedge clk)
82
begin
83 5 sfielding
  if (rst == 1'b1)
84
  begin
85
    oldConnectState <= connectStateIn;
86
    oldResumeDetected <= resumeDetectedIn;
87
  end
88
  else
89
  begin
90
    oldConnectState <= connectStateIn;
91
    oldResumeDetected <= resumeDetectedIn;
92
    if (oldConnectState != connectStateIn)
93
      resetEventOut <= 1'b1;
94
    else
95
      resetEventOut <= 1'b0;
96
    if (resumeDetectedIn == 1'b1 && oldResumeDetected == 1'b0)
97
      resumeIntOut <= 1'b1;
98
    else
99
      resumeIntOut <= 1'b0;
100
  end
101 2 sfielding
end
102
 
103
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.