OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [usbDevice/] [syn/] [xilinx/] [usbDeviceXilinxTop/] [pll_48MHz_xilinx.v] - Blame information for rev 40

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 37 sfielding
////////////////////////////////////////////////////////////////////////////////
2
// Copyright (c) 1995-2007 Xilinx, Inc.  All rights reserved.
3
////////////////////////////////////////////////////////////////////////////////
4
//   ____  ____ 
5
//  /   /\/   / 
6
// /___/  \  /    Vendor: Xilinx 
7
// \   \   \/     Version : 9.2.03i
8
//  \   \         Application : xaw2verilog
9
//  /   /         Filename : pll_48MHz_xilinx.v
10
// /___/   /\     Timestamp : 08/20/2008 15:22:39
11
// \   \  /  \ 
12
//  \___\/\___\ 
13
//
14
//Command: xaw2verilog -intstyle F:/version_ctrl/usbhostslave/usbDevice/syn/xilinx/usbDeviceXilinxTop/pll_48MHz_xilinx.xaw -st pll_48MHz_xilinx.v
15
//Design Name: pll_48MHz_xilinx
16
//Device: xc3s700a-5fg484
17
//
18
// Module pll_48MHz_xilinx
19
// Generated by Xilinx Architecture Wizard
20
// Written for synthesis tool: XST
21
`timescale 1ns / 1ps
22
 
23
module pll_48MHz_xilinx(CLKIN_IN,
24
                        CLKIN_IBUFG_OUT,
25
                        CLK0_OUT,
26
                        LOCKED_OUT);
27
 
28
    input CLKIN_IN;
29
   output CLKIN_IBUFG_OUT;
30
   output CLK0_OUT;
31
   output LOCKED_OUT;
32
 
33
   wire CLKFB_IN;
34
   wire CLKIN_IBUFG;
35
   wire CLK0_BUF;
36
   wire GND_BIT;
37
 
38
   assign GND_BIT = 0;
39
   assign CLKIN_IBUFG_OUT = CLKIN_IBUFG;
40
   assign CLK0_OUT = CLKFB_IN;
41
   IBUFG CLKIN_IBUFG_INST (.I(CLKIN_IN),
42
                           .O(CLKIN_IBUFG));
43
   BUFG CLK0_BUFG_INST (.I(CLK0_BUF),
44
                        .O(CLKFB_IN));
45
   DCM_SP DCM_SP_INST (.CLKFB(CLKFB_IN),
46
                       .CLKIN(CLKIN_IBUFG),
47
                       .DSSEN(GND_BIT),
48
                       .PSCLK(GND_BIT),
49
                       .PSEN(GND_BIT),
50
                       .PSINCDEC(GND_BIT),
51
                       .RST(GND_BIT),
52
                       .CLKDV(),
53
                       .CLKFX(),
54
                       .CLKFX180(),
55
                       .CLK0(CLK0_BUF),
56
                       .CLK2X(),
57
                       .CLK2X180(),
58
                       .CLK90(),
59
                       .CLK180(),
60
                       .CLK270(),
61
                       .LOCKED(LOCKED_OUT),
62
                       .PSDONE(),
63
                       .STATUS());
64
   defparam DCM_SP_INST.CLK_FEEDBACK = "1X";
65
   defparam DCM_SP_INST.CLKDV_DIVIDE = 2.0;
66
   defparam DCM_SP_INST.CLKFX_DIVIDE = 1;
67
   defparam DCM_SP_INST.CLKFX_MULTIPLY = 4;
68
   defparam DCM_SP_INST.CLKIN_DIVIDE_BY_2 = "FALSE";
69
   defparam DCM_SP_INST.CLKIN_PERIOD = 20.833;
70
   defparam DCM_SP_INST.CLKOUT_PHASE_SHIFT = "NONE";
71
   defparam DCM_SP_INST.DESKEW_ADJUST = "SYSTEM_SYNCHRONOUS";
72
   defparam DCM_SP_INST.DFS_FREQUENCY_MODE = "LOW";
73
   defparam DCM_SP_INST.DLL_FREQUENCY_MODE = "LOW";
74
   defparam DCM_SP_INST.DUTY_CYCLE_CORRECTION = "TRUE";
75
   defparam DCM_SP_INST.FACTORY_JF = 16'hC080;
76
   defparam DCM_SP_INST.PHASE_SHIFT = 0;
77
   defparam DCM_SP_INST.STARTUP_WAIT = "FALSE";
78
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.