URL
https://opencores.org/ocsvn/vtach/vtach/trunk
Details |
Compare with Previous |
View Log
Line No. |
Rev |
Author |
Line |
1 |
2 |
wd5gnr |
#ChipScope Core Generator Project File Version 3.0
|
2 |
|
|
#Sun May 19 09:51:26 CDT 2013
|
3 |
|
|
SignalExport.bus<0000>.channelList=0 1 2 3 4 5 6 7 8
|
4 |
|
|
SignalExport.bus<0000>.name=TRIG0
|
5 |
|
|
SignalExport.bus<0000>.offset=0.0
|
6 |
|
|
SignalExport.bus<0000>.precision=0
|
7 |
|
|
SignalExport.bus<0000>.radix=Bin
|
8 |
|
|
SignalExport.bus<0000>.scaleFactor=1.0
|
9 |
|
|
SignalExport.clockChannel=CLK
|
10 |
|
|
SignalExport.dataEqualsTrigger=true
|
11 |
|
|
SignalExport.triggerChannel<0000><0000>=TRIG0[0]
|
12 |
|
|
SignalExport.triggerChannel<0000><0001>=TRIG0[1]
|
13 |
|
|
SignalExport.triggerChannel<0000><0002>=TRIG0[2]
|
14 |
|
|
SignalExport.triggerChannel<0000><0003>=TRIG0[3]
|
15 |
|
|
SignalExport.triggerChannel<0000><0004>=TRIG0[4]
|
16 |
|
|
SignalExport.triggerChannel<0000><0005>=TRIG0[5]
|
17 |
|
|
SignalExport.triggerChannel<0000><0006>=TRIG0[6]
|
18 |
|
|
SignalExport.triggerChannel<0000><0007>=TRIG0[7]
|
19 |
|
|
SignalExport.triggerChannel<0000><0008>=TRIG0[8]
|
20 |
|
|
SignalExport.triggerPort<0000>.name=TRIG0
|
21 |
|
|
SignalExport.triggerPortCount=1
|
22 |
|
|
SignalExport.triggerPortIsData<0000>=true
|
23 |
|
|
SignalExport.triggerPortWidth<0000>=9
|
24 |
|
|
SignalExport.type=ila
|
25 |
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.