OpenCores
URL https://opencores.org/ocsvn/wb4pb/wb4pb/trunk

Subversion Repositories wb4pb

[/] [wb4pb/] [trunk/] [rtl/] [picoblaze_wb_uart.vhd] - Blame information for rev 28

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 12 ste.fis
--------------------------------------------------------------------------------
2
-- This sourcecode is released under BSD license.
3
-- Please see http://www.opensource.org/licenses/bsd-license.php for details!
4
--------------------------------------------------------------------------------
5
--
6
-- Copyright (c) 2010, Stefan Fischer <Ste.Fis@OpenCores.org>
7
-- All rights reserved.
8
--
9
-- Redistribution and use in source and binary forms, with or without 
10
-- modification, are permitted provided that the following conditions are met:
11
--
12
--  * Redistributions of source code must retain the above copyright notice, 
13
--    this list of conditions and the following disclaimer.
14
--  * Redistributions in binary form must reproduce the above copyright notice,
15
--    this list of conditions and the following disclaimer in the documentation
16
--    and/or other materials provided with the distribution. 
17
--  * Neither the name of the author nor the names of his contributors may be 
18
--    used to endorse or promote products derived from this software without 
19
--    specific prior written permission.
20
--
21
-- THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 
22
-- AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 
23
-- IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 
24
-- ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 
25
-- LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 
26
-- CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 
27
-- SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 
28
-- INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 
29
-- CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 
30
-- ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 
31
-- POSSIBILITY OF SUCH DAMAGE.
32
--
33
--------------------------------------------------------------------------------
34
-- filename: picoblaze_wb_uart.vhd
35
-- description: synthesizable PicoBlaze (TM) uart example using wishbone
36
-- todo4user: add other modules as needed
37
-- version: 0.0.0
38
-- changelog: - 0.0.0, initial release
39
--            - ...
40
--------------------------------------------------------------------------------
41
 
42
 
43
library ieee;
44
use ieee.std_logic_1164.all;
45
 
46
 
47
entity picoblaze_wb_uart is
48
  port
49
  (
50
    p_rst_n_i : in std_logic;
51
    p_clk_i : in std_logic;
52
 
53
    p_uart_rx_si_i : in std_logic;
54
    p_uart_tx_so_o : out std_logic
55
  );
56
end picoblaze_wb_uart;
57
 
58
 
59
architecture rtl of picoblaze_wb_uart is
60
 
61
  component kcpsm3 is
62
    port
63
    (
64
      address : out std_logic_vector(9 downto 0);
65
      instruction : in std_logic_vector(17 downto 0);
66
      port_id : out std_logic_vector(7 downto 0);
67
      write_strobe : out std_logic;
68
      out_port : out std_logic_vector(7 downto 0);
69
      read_strobe : out std_logic;
70
      in_port : in std_logic_vector(7 downto 0);
71
      interrupt : in std_logic;
72
      interrupt_ack : out std_logic;
73
      reset : in std_logic;
74
      clk : in std_logic
75
    );
76
  end component;
77
 
78
  component pbwbuart is
79
    port
80
    (
81
      address : in std_logic_vector(9 downto 0);
82
      instruction : out std_logic_vector(17 downto 0);
83
      clk : in std_logic
84
    );
85
  end component;
86
 
87
  component wbm_picoblaze is
88
    port
89
    (
90
      rst : in std_logic;
91
      clk : in std_logic;
92
 
93
      wbm_cyc_o : out std_logic;
94
      wbm_stb_o : out std_logic;
95
      wbm_we_o : out std_logic;
96
      wbm_adr_o : out std_logic_vector(7 downto 0);
97
      wbm_dat_m2s_o : out std_logic_vector(7 downto 0);
98
      wbm_dat_s2m_i : in std_logic_vector(7 downto 0);
99
      wbm_ack_i : in std_logic;
100
 
101
      pb_port_id_i : in std_logic_vector(7 downto 0);
102
      pb_write_strobe_i : in std_logic;
103
      pb_out_port_i : in std_logic_vector(7 downto 0);
104
      pb_read_strobe_i : in std_logic;
105
      pb_in_port_o : out std_logic_vector(7 downto 0)
106
    );
107
  end component;
108
 
109
  component wbs_uart is
110
    port
111
    (
112
      rst : in std_logic;
113
      clk : in std_logic;
114
 
115
      wbs_cyc_i : in std_logic;
116
      wbs_stb_i : in std_logic;
117
      wbs_we_i : in std_logic;
118
      wbs_adr_i : in std_logic_vector(7 downto 0);
119
      wbs_dat_m2s_i : in std_logic_vector(7 downto 0);
120
      wbs_dat_s2m_o : out std_logic_vector(7 downto 0);
121
      wbs_ack_o : out std_logic;
122
 
123
      uart_rx_si_i : in std_logic;
124
      uart_tx_so_o : out std_logic
125
    );
126
  end component;
127
 
128
  signal rst : std_logic := '1';
129
  signal clk : std_logic := '1';
130
 
131
  signal wb_cyc : std_logic := '0';
132
  signal wb_stb : std_logic := '0';
133
  signal wb_we : std_logic := '0';
134
  signal wb_adr : std_logic_vector(7 downto 0) := (others => '0');
135
  signal wb_dat_m2s : std_logic_vector(7 downto 0) := (others => '0');
136
  signal wb_dat_s2m : std_logic_vector(7 downto 0) := (others => '0');
137
  signal wb_ack : std_logic := '0';
138
 
139
  signal pb_write_strobe : std_logic := '0';
140
  signal pb_read_strobe : std_logic := '0';
141
  signal pb_port_id : std_logic_vector(7 downto 0) := (others => '0');
142
  signal pb_in_port : std_logic_vector(7 downto 0) := (others => '0');
143
  signal pb_out_port : std_logic_vector(7 downto 0) := (others => '0');
144
 
145
  signal instruction : std_logic_vector(17 downto 0) := (others => '0');
146
  signal address : std_logic_vector(9 downto 0) := (others => '0');
147
 
148
  signal interrupt : std_logic := '0';
149
  signal interrupt_ack : std_logic := '0';
150
 
151
begin
152
 
153
  -- reset synchronisation
154
  process(clk)
155
  begin
156 26 ste.fis
    if rising_edge(clk) then
157
      rst <= not p_rst_n_i;
158
    end if;
159 12 ste.fis
  end process;
160
  clk <= p_clk_i;
161
 
162
  -- module instances
163
  -------------------
164
 
165
  inst_kcpsm3 : kcpsm3
166
    port map
167
    (
168
      address => address,
169
      instruction => instruction,
170
      port_id => pb_port_id,
171
      write_strobe => pb_write_strobe,
172
      out_port => pb_out_port,
173
      read_strobe => pb_read_strobe,
174
      in_port => pb_in_port,
175
      interrupt => interrupt,
176
      interrupt_ack => interrupt_ack,
177
      reset => rst,
178
      clk => clk
179
    );
180
 
181
  inst_pbwbuart : pbwbuart
182
    port map
183
    (
184
      address => address,
185
      instruction => instruction,
186
      clk => clk
187
    );
188
 
189
  inst_wbm_picoblaze : wbm_picoblaze
190
    port map
191
    (
192
      rst => rst,
193
      clk => clk,
194
 
195
      wbm_cyc_o => wb_cyc,
196
      wbm_stb_o => wb_stb,
197
      wbm_we_o => wb_we,
198
      wbm_adr_o => wb_adr,
199
      wbm_dat_m2s_o => wb_dat_m2s,
200
      wbm_dat_s2m_i => wb_dat_s2m,
201
      wbm_ack_i => wb_ack,
202
 
203
      pb_port_id_i => pb_port_id,
204
      pb_write_strobe_i => pb_write_strobe,
205
      pb_out_port_i => pb_out_port,
206
      pb_read_strobe_i => pb_read_strobe,
207
      pb_in_port_o => pb_in_port
208
    );
209
 
210
  inst_wbs_uart : wbs_uart
211
    port map
212
    (
213
      rst => rst,
214
      clk => clk,
215
 
216
      wbs_cyc_i => wb_cyc,
217
      wbs_stb_i => wb_stb,
218
      wbs_we_i => wb_we,
219
      wbs_adr_i => wb_adr,
220
      wbs_dat_m2s_i => wb_dat_m2s,
221
      wbs_dat_s2m_o => wb_dat_s2m,
222
      wbs_ack_o => wb_ack,
223
 
224
      uart_rx_si_i => p_uart_rx_si_i,
225
      uart_tx_so_o => p_uart_tx_so_o
226
    );
227
 
228
end rtl;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.