OpenCores
URL https://opencores.org/ocsvn/wb_dma/wb_dma/trunk

Subversion Repositories wb_dma

[/] [wb_dma/] [trunk/] [rtl/] [verilog/] [wb_dma_wb_if.v] - Blame information for rev 17

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 5 rudi
/////////////////////////////////////////////////////////////////////
2
////                                                             ////
3
////  WISHBONE DMA WISHBONE Interface                            ////
4
////                                                             ////
5
////                                                             ////
6
////  Author: Rudolf Usselmann                                   ////
7
////          rudi@asics.ws                                      ////
8
////                                                             ////
9
////                                                             ////
10
////  Downloaded from: http://www.opencores.org/cores/wb_dma/    ////
11
////                                                             ////
12
/////////////////////////////////////////////////////////////////////
13
////                                                             ////
14 15 rudi
//// Copyright (C) 2000-2002 Rudolf Usselmann                    ////
15
////                         www.asics.ws                        ////
16
////                         rudi@asics.ws                       ////
17 5 rudi
////                                                             ////
18
//// This source file may be used and distributed without        ////
19
//// restriction provided that this copyright statement is not   ////
20
//// removed from the file and that any derivative work contains ////
21
//// the original copyright notice and the associated disclaimer.////
22
////                                                             ////
23
////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     ////
24
//// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   ////
25
//// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   ////
26
//// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      ////
27
//// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         ////
28
//// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    ////
29
//// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   ////
30
//// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        ////
31
//// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  ////
32
//// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  ////
33
//// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  ////
34
//// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         ////
35
//// POSSIBILITY OF SUCH DAMAGE.                                 ////
36
////                                                             ////
37
/////////////////////////////////////////////////////////////////////
38
 
39
//  CVS Log
40
//
41 15 rudi
//  $Id: wb_dma_wb_if.v,v 1.3 2002-02-01 01:54:45 rudi Exp $
42 5 rudi
//
43 15 rudi
//  $Date: 2002-02-01 01:54:45 $
44
//  $Revision: 1.3 $
45 5 rudi
//  $Author: rudi $
46
//  $Locker:  $
47
//  $State: Exp $
48
//
49
// Change History:
50
//               $Log: not supported by cvs2svn $
51 15 rudi
//               Revision 1.2  2001/10/19 04:35:04  rudi
52
//
53
//               - Made the core parameterized
54
//
55 10 rudi
//               Revision 1.1  2001/07/29 08:57:02  rudi
56
//
57
//
58
//               1) Changed Directory Structure
59
//               2) Added restart signal (REST)
60
//
61 5 rudi
//               Revision 1.2  2001/06/05 10:22:37  rudi
62
//
63
//
64
//               - Added Support of up to 31 channels
65
//               - Added support for 2,4 and 8 priority levels
66
//               - Now can have up to 31 channels
67
//               - Added many configuration items
68
//               - Changed reset to async
69
//
70
//               Revision 1.1.1.1  2001/03/19 13:10:54  rudi
71
//               Initial Release
72
//
73
//
74
//
75
 
76
`include "wb_dma_defines.v"
77
 
78
module wb_dma_wb_if(clk, rst,
79
 
80
        // Wishbone
81
        wbs_data_i, wbs_data_o, wb_addr_i, wb_sel_i, wb_we_i, wb_cyc_i,
82
        wb_stb_i, wb_ack_o, wb_err_o, wb_rty_o,
83
        wbm_data_i, wbm_data_o, wb_addr_o, wb_sel_o, wb_we_o, wb_cyc_o,
84
        wb_stb_o, wb_ack_i, wb_err_i, wb_rty_i,
85
 
86
        // Master
87
        mast_go, mast_we, mast_adr, mast_din, mast_dout, mast_err,
88
        mast_drdy, mast_wait, pt_sel_i, mast_pt_in, mast_pt_out,
89
 
90
        // Slave
91
        slv_adr, slv_din, slv_dout, slv_re, slv_we,
92
        pt_sel_o, slv_pt_out, slv_pt_in
93
 
94
        );
95
 
96 10 rudi
parameter       rf_addr = 0;
97
 
98 5 rudi
input           clk, rst;
99
 
100
// --------------------------------------
101
// WISHBONE INTERFACE 
102
 
103
// Slave Interface
104
input   [31:0]   wbs_data_i;
105
output  [31:0]   wbs_data_o;
106
input   [31:0]   wb_addr_i;
107
input   [3:0]    wb_sel_i;
108
input           wb_we_i;
109
input           wb_cyc_i;
110
input           wb_stb_i;
111
output          wb_ack_o;
112
output          wb_err_o;
113
output          wb_rty_o;
114
 
115
// Master Interface
116
input   [31:0]   wbm_data_i;
117
output  [31:0]   wbm_data_o;
118
output  [31:0]   wb_addr_o;
119
output  [3:0]    wb_sel_o;
120
output          wb_we_o;
121
output          wb_cyc_o;
122
output          wb_stb_o;
123
input           wb_ack_i;
124
input           wb_err_i;
125
input           wb_rty_i;
126
 
127
// --------------------------------------
128
// MASTER INTERFACE 
129
input           mast_go;        // Perform a Master Cycle (as long as this
130
                                // line is asserted)
131
input           mast_we;        // Read/Write
132
input   [31:0]   mast_adr;       // Address for the transfer
133
input   [31:0]   mast_din;       // Internal Input Data
134
output  [31:0]   mast_dout;      // Internal Output Data
135
output          mast_err;       // Indicates an error has occurred
136
 
137
output          mast_drdy;      // Indicated that either data is available
138
                                // during a read, or that the master can accept
139
                                // the next data during a write
140
input           mast_wait;      // Tells the master to insert wait cycles
141
                                // because data can not be accepted/provided
142
 
143
// Pass Through Interface
144
input           pt_sel_i;       // Pass Through Mode Selected
145
input   [70:0]   mast_pt_in;     // Grouped WISHBONE inputs
146
output  [34:0]   mast_pt_out;    // Grouped WISHBONE outputs
147
 
148
// --------------------------------------
149
// Slave INTERFACE 
150
 
151
// This is the register File Interface
152
output  [31:0]   slv_adr;        // Slave Address
153
input   [31:0]   slv_din;        // Slave Input Data
154
output  [31:0]   slv_dout;       // Slave Output Data
155
output          slv_re;         // Slave Read Enable
156
output          slv_we;         // Slave Write Enable
157
 
158
// Pass through Interface
159
output          pt_sel_o;       // Pass Through Mode Active
160
output  [70:0]   slv_pt_out;     // Grouped WISHBONE out signals
161
input   [34:0]   slv_pt_in;      // Grouped WISHBONE in signals
162
 
163
////////////////////////////////////////////////////////////////////
164
//
165
// Modules
166
//
167
 
168
wb_dma_wb_mast  u0(
169
                .clk(           clk             ),
170
                .rst(           rst             ),
171
                .wb_data_i(     wbs_data_i      ),
172
                .wb_data_o(     wbs_data_o      ),
173
                .wb_addr_o(     wb_addr_o       ),
174
                .wb_sel_o(      wb_sel_o        ),
175
                .wb_we_o(       wb_we_o         ),
176
                .wb_cyc_o(      wb_cyc_o        ),
177
                .wb_stb_o(      wb_stb_o        ),
178
                .wb_ack_i(      wb_ack_i        ),
179
                .wb_err_i(      wb_err_i        ),
180
                .wb_rty_i(      wb_rty_i        ),
181
                .mast_go(       mast_go         ),
182
                .mast_we(       mast_we         ),
183
                .mast_adr(      mast_adr        ),
184
                .mast_din(      mast_din        ),
185
                .mast_dout(     mast_dout       ),
186
                .mast_err(      mast_err        ),
187
                .mast_drdy(     mast_drdy       ),
188
                .mast_wait(     mast_wait       ),
189
                .pt_sel(        pt_sel_i        ),
190
                .mast_pt_in(    mast_pt_in      ),
191
                .mast_pt_out(   mast_pt_out     )
192
                );
193
 
194
 
195 10 rudi
wb_dma_wb_slv #(rf_addr)        u1(
196 5 rudi
                .clk(           clk             ),
197
                .rst(           rst             ),
198
                .wb_data_i(     wbm_data_i      ),
199
                .wb_data_o(     wbm_data_o      ),
200
                .wb_addr_i(     wb_addr_i       ),
201
                .wb_sel_i(      wb_sel_i        ),
202
                .wb_we_i(       wb_we_i         ),
203
                .wb_cyc_i(      wb_cyc_i        ),
204
                .wb_stb_i(      wb_stb_i        ),
205
                .wb_ack_o(      wb_ack_o        ),
206
                .wb_err_o(      wb_err_o        ),
207
                .wb_rty_o(      wb_rty_o        ),
208
                .slv_adr(       slv_adr         ),
209
                .slv_din(       slv_din         ),
210
                .slv_dout(      slv_dout        ),
211
                .slv_re(        slv_re          ),
212
                .slv_we(        slv_we          ),
213
                .pt_sel(        pt_sel_o        ),
214
                .slv_pt_out(    slv_pt_out      ),
215
                .slv_pt_in(     slv_pt_in       )
216
                );
217
 
218
 
219
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.