OpenCores
URL https://opencores.org/ocsvn/wdsp/wdsp/trunk

Subversion Repositories wdsp

[/] [wdsp/] [trunk/] [rtl/] [verilog/] [minsoc/] [wb_conmax/] [trunk/] [bench/] [verilog/] [wb_slv_model.v] - Blame information for rev 7

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 7 parrado
/////////////////////////////////////////////////////////////////////
2
////                                                             ////
3
////  WISHBONE Slave Model                                       ////
4
////                                                             ////
5
////                                                             ////
6
////  Author: Rudolf Usselmann                                   ////
7
////          rudi@asics.ws                                      ////
8
////                                                             ////
9
////                                                             ////
10
////  Downloaded from: http://www.opencores.org/cores/wb_conmax/ ////
11
////                                                             ////
12
/////////////////////////////////////////////////////////////////////
13
////                                                             ////
14
//// Copyright (C) 2000-2002 Rudolf Usselmann                    ////
15
////                         www.asics.ws                        ////
16
////                         rudi@asics.ws                       ////
17
////                                                             ////
18
//// This source file may be used and distributed without        ////
19
//// restriction provided that this copyright statement is not   ////
20
//// removed from the file and that any derivative work contains ////
21
//// the original copyright notice and the associated disclaimer.////
22
////                                                             ////
23
////     THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY     ////
24
//// EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED   ////
25
//// TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS   ////
26
//// FOR A PARTICULAR PURPOSE. IN NO EVENT SHALL THE AUTHOR      ////
27
//// OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,         ////
28
//// INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES    ////
29
//// (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE   ////
30
//// GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR        ////
31
//// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF  ////
32
//// LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT  ////
33
//// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT  ////
34
//// OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE         ////
35
//// POSSIBILITY OF SUCH DAMAGE.                                 ////
36
////                                                             ////
37
/////////////////////////////////////////////////////////////////////
38
 
39
//  CVS Log
40
//
41
//  $Id: wb_slv_model.v,v 1.2 2002-10-03 05:40:03 rudi Exp $
42
//
43
//  $Date: 2002-10-03 05:40:03 $
44
//  $Revision: 1.2 $
45
//  $Author: rudi $
46
//  $Locker:  $
47
//  $State: Exp $
48
//
49
// Change History:
50
//               $Log: not supported by cvs2svn $
51
//               Revision 1.1.1.1  2001/10/19 11:04:25  rudi
52
//               WISHBONE CONMAX IP Core
53
//
54
//               Revision 1.1  2001/07/29 08:57:02  rudi
55
//
56
//
57
//               1) Changed Directory Structure
58
//               2) Added restart signal (REST)
59
//
60
//               Revision 1.1.1.1  2001/03/19 13:11:29  rudi
61
//               Initial Release
62
//
63
//
64
//
65
 
66
`include "wb_model_defines.v"
67
 
68
module wb_slv(clk, rst, adr, din, dout, cyc, stb, sel, we, ack, err, rty);
69
 
70
input           clk, rst;
71
input   [31:0]   adr, din;
72
output  [31:0]   dout;
73
input           cyc, stb;
74
input   [3:0]    sel;
75
input           we;
76
output          ack, err, rty;
77
 
78
////////////////////////////////////////////////////////////////////
79
//
80
// Local Wires
81
//
82
 
83
parameter       mem_size = 13;
84
parameter       sz = (1<<mem_size)-1;
85
 
86
reg     [31:0]   mem[sz:0];
87
wire            mem_re, mem_we;
88
wire    [31:0]   tmp;
89
reg     [31:0]   dout, tmp2;
90
 
91
reg             err, rty;
92
reg     [31:0]   del_ack;
93
reg     [5:0]    delay;
94
 
95
////////////////////////////////////////////////////////////////////
96
//
97
// Memory Logic
98
//
99
 
100
initial
101
   begin
102
        delay = 0;
103
        err = 0;
104
        rty = 0;
105
        #2;
106
        $display("\nINFO: WISHBONE MEMORY MODEL INSTANTIATED (%m)");
107
        $display("      Memory Size %0d address lines %0d words\n",
108
        mem_size, sz+1);
109
   end
110
 
111
assign mem_re = cyc & stb & !we;
112
assign mem_we = cyc & stb &  we;
113
 
114
assign  tmp = mem[adr[mem_size+1:2]];
115
 
116
always @(sel or tmp or mem_re or ack)
117
        if(mem_re & ack)
118
           begin
119
                dout[31:24] <= #1 sel[3] ? tmp[31:24] : 8'hxx;
120
                dout[23:16] <= #1 sel[2] ? tmp[23:16] : 8'hxx;
121
                dout[15:08] <= #1 sel[1] ? tmp[15:08] : 8'hxx;
122
                dout[07:00] <= #1 sel[0] ? tmp[07:00] : 8'hxx;
123
           end
124
        else    dout <= #1 32'hzzzz_zzzz;
125
 
126
 
127
always @(sel or tmp or din)
128
   begin
129
        tmp2[31:24] = !sel[3] ? tmp[31:24] : din[31:24];
130
        tmp2[23:16] = !sel[2] ? tmp[23:16] : din[23:16];
131
        tmp2[15:08] = !sel[1] ? tmp[15:08] : din[15:08];
132
        tmp2[07:00] = !sel[0] ? tmp[07:00] : din[07:00];
133
   end
134
 
135
always @(posedge clk)
136
        if(mem_we)      mem[adr[mem_size+1:2]] <= #1 tmp2;
137
 
138
always @(posedge clk)
139
        del_ack = ack ? 0 : {del_ack[30:0], (mem_re | mem_we)};
140
 
141
assign  #1 ack = cyc & ((delay==0) ? (mem_re | mem_we) : del_ack[delay-1]);
142
 
143
task fill_mem;
144
input           mode;
145
 
146
integer         n, mode;
147
 
148
begin
149
 
150
for(n=0;n<(sz+1);n=n+1)
151
   begin
152
        case(mode)
153
           0:    mem[n] = { ~n[15:0], n[15:0] };
154
           1:   mem[n] = $random;
155
        endcase
156
   end
157
 
158
end
159
endtask
160
 
161
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.